VLSI Implementation of crypto coprocessor using AES and LFSR

被引:0
|
作者
Krishnan, Anantha A. K. [1 ]
Devika, K. N. [1 ]
Bhakthavatchalu, Ramesh [1 ]
机构
[1] Amrita Vishwa Vidyapeetham Amritapuri, Dept ECE, Amritapuri, India
关键词
LFSR; AES; Cryptography; Hardware attacks;
D O I
10.1109/ICOEI53556.2022.9777145
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Data security has been a major concern as that of the faster processing of data. As the capability of data processing is being evolved, the attacks on these devices for the extraction of data also have been increasing day by day. The purpose of this work is to optimise the security of current crypto coprocessors with the help of Linear Feedback Shift Register (LFSR) as key generator. The integration of LFSR with Advanced Encryption Standard (AES) will enhance the security when considering hash algorithms that have hardcoded keys which can be extracted through back tracing. By making the key input of the AES random, the device will be less prone to hardware attacks and back tracing the algorithm to extract the key value and thereby the data will be difficult. Here AES with 128-bit block size and key size is integrated with the 128-bit LFSR. All the simulations and implementations are done on Xilinx-Vivado.
引用
收藏
页码:772 / 777
页数:6
相关论文
共 50 条
  • [21] New Lightweight AES S-box Using LFSR
    Wong, M. M.
    Wong, M. L. D.
    2014 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS), 2014, : 115 - 120
  • [22] Implementation of VLSI on Signal Processing-Based Digital Architecture Using AES Algorithm
    Marimuthu, Mohanapriya
    Rajendran, Santhosh
    Radhakrishnan, Reshma
    Rengarajan, Kalpana
    Khurram, Shahzada
    Ahmad, Shafiq
    Sayed, Abdelaty Edrees
    Shafiq, Muhammad
    CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 74 (03): : 4729 - 4745
  • [23] Design and Implement of High Performance Crypto Coprocessor
    Ni, Shice
    Dou, Yong
    Chen, Kai
    Zhou, Jie
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (04) : 989 - 990
  • [24] FPGA Implementation of High speed VLSI Architectures for AES Algorithm
    Kshirsagar, R. V.
    Vyawahare, M. V.
    PROCEEDINGS OF THE 2012 FIFTH INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2012), 2012, : 239 - 242
  • [25] VLSI characteristic of cellular automata and LFSR
    Zhang, CW
    Lin, LB
    International Symposium on Communications and Information Technologies 2005, Vols 1 and 2, Proceedings, 2005, : 997 - 1000
  • [26] The Design and Implementation of a High-speed Parallel AES Crypto-chip
    Yang, Jun
    Zhang, Weiping
    Shu, Pingping
    Wang, Xiaojun
    Zhao, Ga
    Yang, Hengfen
    AUTOMATION EQUIPMENT AND SYSTEMS, PTS 1-4, 2012, 468-471 : 1721 - +
  • [27] High-Level Implementation of a Chaotic and AES Based Crypto-System
    Sbiaa, Fatma
    Kotel, Sonia
    Zeghid, Medien
    Tourki, Rached
    Machhout, Mohsen
    Baganne, Adel
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (07)
  • [28] DESIGN OF TEST SEQUENCES FOR VLSI SELF-TESTING USING LFSR
    HOLLMANN, H
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1990, 36 (02) : 386 - 392
  • [29] Implementation of LFSR on ASIC
    Marudhai, Valarmathi
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 275 - 279
  • [30] VLSI implementation of an AES algorithm resistant to differential power analysis attack
    Zhao, Jia
    Han, Jun
    Zeng, Xiaoyang
    Chen, Jun
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 838 - 841