VLSI Implementation of crypto coprocessor using AES and LFSR

被引:0
|
作者
Krishnan, Anantha A. K. [1 ]
Devika, K. N. [1 ]
Bhakthavatchalu, Ramesh [1 ]
机构
[1] Amrita Vishwa Vidyapeetham Amritapuri, Dept ECE, Amritapuri, India
关键词
LFSR; AES; Cryptography; Hardware attacks;
D O I
10.1109/ICOEI53556.2022.9777145
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Data security has been a major concern as that of the faster processing of data. As the capability of data processing is being evolved, the attacks on these devices for the extraction of data also have been increasing day by day. The purpose of this work is to optimise the security of current crypto coprocessors with the help of Linear Feedback Shift Register (LFSR) as key generator. The integration of LFSR with Advanced Encryption Standard (AES) will enhance the security when considering hash algorithms that have hardcoded keys which can be extracted through back tracing. By making the key input of the AES random, the device will be less prone to hardware attacks and back tracing the algorithm to extract the key value and thereby the data will be difficult. Here AES with 128-bit block size and key size is integrated with the 128-bit LFSR. All the simulations and implementations are done on Xilinx-Vivado.
引用
收藏
页码:772 / 777
页数:6
相关论文
共 50 条
  • [31] A Survey on VLSI Implementation of AES Algorithm with Dynamic S-Box
    Dhanalakshmi, K. S.
    Padmavathi, R. Anusha
    JOURNAL OF APPLIED SECURITY RESEARCH, 2022, 17 (02) : 241 - 256
  • [32] Efficient hardware implementation of a CRYPTO-MEMORY based on AES algorithm and SRAM architecture
    Labbé, A
    Pérez, A
    Portal, JM
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 637 - 640
  • [33] A new ASIC implementation of an advanced encryption standard (AES) crypto-hardware accelerator
    Ahmad, Nabihah
    Hasan, S. M. Rezaul
    MICROELECTRONICS JOURNAL, 2021, 117
  • [34] Design of a Light-Weight Key Scheduler for AES using LFSR for IoT Applications
    Lee, Donghui
    Kim, Yongtae
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2021,
  • [35] Efficient Implementation of Fast Hough Transform Using CPCA Coprocessor
    Anikeev, F. A.
    Raiko, G. O.
    Limonova, E. E.
    Aliev, M. A.
    Nikolaev, D. P.
    PROGRAMMING AND COMPUTER SOFTWARE, 2021, 47 (05) : 335 - 343
  • [36] Efficient Implementation of Fast Hough Transform Using CPCA Coprocessor
    F. A. Anikeev
    G. O. Raiko
    E. E. Limonova
    M. A. Aliev
    D. P. Nikolaev
    Programming and Computer Software, 2021, 47 : 335 - 343
  • [37] Cooperative VLSI tiled architectures: Stigmergy in a swarm coprocessor
    Angius, Gianmarco
    Manca, Cristian
    Pani, Danito
    Raffo, Luigi
    ANT COLONY OPTIMIZATION AND SWARM INTELLIGENCE, PROCEEDINGS, 2006, 4150 : 396 - 403
  • [38] Security analysis of AES coprocessor for statistical power attacks
    School of Electrical and Electronic Engineering, Wuhan Institute of Technology, Wuhan 430073, China
    Wuhan Ligong Daxue Xuebao, 2008, 8 (46-49):
  • [39] Efficient FPGA Implementation of RSA Coprocessor Using Scalable Modules
    Abu Al-Haija, Qasem
    Smadi, Mahmoud
    Al-Ja'fari, Monther
    Al-Shua'ibi, Abdullah
    9TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC'14) / THE 11TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC'14) / AFFILIATED WORKSHOPS, 2014, 34 : 647 - 654
  • [40] NEW VLSI GRAPHICS COPROCESSOR - THE INTEL 82786.
    Shires, Glen
    1600, (06):