Design and Performance Analysis of Junctionless Vertically Stacked Gate All Around Transistor

被引:0
|
作者
Erigela, R. [1 ]
Chary, D. Vemana [1 ]
Reddy, D. Venkatarami [2 ]
Rao, B. Nageshwar [3 ]
Balaji, B. [4 ]
Agarwal, V. [4 ]
Singh, L. [5 ]
机构
[1] Teegala Krishna Reddy Engn Coll, Dept Elect & Commun Engn, Hyderabad, India
[2] Kodada Inst Technol & Sci Women, Dept Elect & Commun Engn, Kodad, TS, India
[3] Malla Reddy Univ, Dept Cyber Secur & IoT, Sch Engn, Hyderabad, Telangana, India
[4] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Vaddeswaram, Andhra Pradesh, India
[5] Graph Era, Dept Elect & Commun Engn, Dehra Dun, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2025年 / 38卷 / 09期
关键词
Hafnium Oxide; On Current; Off Current; Transconductance Generation Factor; Drain Induced Barrier Lowering; FIELD-EFFECT TRANSISTOR; DUAL MATERIAL; OVERLAP; SPACER;
D O I
10.5829/ije.2025.38.09c.07
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This work presents a comprehensive analysis and scaling characteristics of junctionless (JL) gate-allaround (GAA) device using vertically stacked nanosheet architecture (JLVS GAANS). The Gate length (Lg) ranging from 30 nm down to 3 nm were investigated using two gate dielectric materials such as silicon dioxide (SiO2) and hafnium dioxide (HfO2). The electrical performance of this device is evaluated using direct current (DC) Ameasurements including sub-threshold swing (SS), drain-induced barrier loweringA(DIBL), ON current (Ion), AOFF currentA(Ioff), Aand the Ion/Ioff ratio. The results show that the proposed device with ultra-scaled dimensions of 5 nm and 3 nm demonstrated excellent electrical properties, with Ioff reaching 10-8 A at 5 nm and 10-11 A at 3 nm, while Ion remained at 10-6 A for both dimensions when HfO2 used as the gate dielectric material. These findings emphasize the crucial role of high-k materials in enhancing device performance at reduced gate length and explore the scaling flexibility of the proposed structure by investigating parameters such as transconductance (gm) and transconductance generation factorA(TGF). ATheAresults demonstrate that HfO2 is superior to SiO2 in reducing leakage current and maintaining high on-state drain current Ion, making it highly effective for advanced nanoelectronic devices.
引用
收藏
页码:2096 / 2103
页数:8
相关论文
共 50 条
  • [1] PERFORMANCE ANALYSIS OF JUNCTIONLESS GATE ALL AROUND TUNNEL FIELD EFFECT TRANSISTOR
    Moni, D. Jackuline
    Sundari, T. Jaspar Vinitha
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 262 - 266
  • [2] Comparative analysis of capacitorless DRAM performance according to stacked junctionless gate-all-around structures
    Hwang, Jihye
    Yun, Ilgu
    SOLID-STATE ELECTRONICS, 2025, 223
  • [3] Performance Analysis of Sub-10nm Vertically Stacked Gate-All-Around FETs
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 331 - 334
  • [4] Investigation of process variation in vertically stacked gate-all-around nanowire transistor and SRAM circuit
    Sun, Yabin
    Li, Xianglong
    Zhuo, Yue
    Liu, Yun
    Wang, Teng
    Li, Xiaojin
    Shi, Yanling
    Xu, Jun
    Liu, Ziyu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (05)
  • [5] Design and performance analysis of double gate vertically stacked MoS2 nanosheet field effect transistor
    Rudravaram, Srikanth
    Shukla, Rajendra P.
    Satish, Maheshwaram
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [6] Design and Performance Analysis of Proposed Biosensor based on Double Gate Junctionless Transistor
    Pawandeep Kaur
    Avtar Singh Buttar
    Balwinder Raj
    Silicon, 2022, 14 : 5577 - 5584
  • [7] Tunneling Leakage Current of Gate-All-Around Nanowire Junctionless Transistor with an Auxiliary Gate
    Zhao, Linyuan
    Chen, Wenjie
    Liang, Renrong
    Liu, Yu
    Xu, Jun
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [8] Design and Performance Analysis of Proposed Biosensor based on Double Gate Junctionless Transistor
    Kaur, Pawandeep
    Buttar, Avtar Singh
    Raj, Balwinder
    SILICON, 2022, 14 (10) : 5577 - 5584
  • [9] Statistical Variability Analysis in Vertically Stacked Gate All Around FETs at 7 nm Technology
    Zhuo, Yue
    Li, Xiang-Long
    Sun, Ya-Bin
    Li, Xiao-Jin
    Shi, Yan-Ling
    Chen, Shou-Mian
    Hu, Shao-Jian
    Guo, Ao
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 159 - 161
  • [10] On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
    Wong, Hei
    Kakushima, Kuniyuki
    NANOMATERIALS, 2022, 12 (10)