Design and Performance Analysis of Junctionless Vertically Stacked Gate All Around Transistor

被引:0
|
作者
Erigela, R. [1 ]
Chary, D. Vemana [1 ]
Reddy, D. Venkatarami [2 ]
Rao, B. Nageshwar [3 ]
Balaji, B. [4 ]
Agarwal, V. [4 ]
Singh, L. [5 ]
机构
[1] Teegala Krishna Reddy Engn Coll, Dept Elect & Commun Engn, Hyderabad, India
[2] Kodada Inst Technol & Sci Women, Dept Elect & Commun Engn, Kodad, TS, India
[3] Malla Reddy Univ, Dept Cyber Secur & IoT, Sch Engn, Hyderabad, Telangana, India
[4] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Vaddeswaram, Andhra Pradesh, India
[5] Graph Era, Dept Elect & Commun Engn, Dehra Dun, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2025年 / 38卷 / 09期
关键词
Hafnium Oxide; On Current; Off Current; Transconductance Generation Factor; Drain Induced Barrier Lowering; FIELD-EFFECT TRANSISTOR; DUAL MATERIAL; OVERLAP; SPACER;
D O I
10.5829/ije.2025.38.09c.07
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This work presents a comprehensive analysis and scaling characteristics of junctionless (JL) gate-allaround (GAA) device using vertically stacked nanosheet architecture (JLVS GAANS). The Gate length (Lg) ranging from 30 nm down to 3 nm were investigated using two gate dielectric materials such as silicon dioxide (SiO2) and hafnium dioxide (HfO2). The electrical performance of this device is evaluated using direct current (DC) Ameasurements including sub-threshold swing (SS), drain-induced barrier loweringA(DIBL), ON current (Ion), AOFF currentA(Ioff), Aand the Ion/Ioff ratio. The results show that the proposed device with ultra-scaled dimensions of 5 nm and 3 nm demonstrated excellent electrical properties, with Ioff reaching 10-8 A at 5 nm and 10-11 A at 3 nm, while Ion remained at 10-6 A for both dimensions when HfO2 used as the gate dielectric material. These findings emphasize the crucial role of high-k materials in enhancing device performance at reduced gate length and explore the scaling flexibility of the proposed structure by investigating parameters such as transconductance (gm) and transconductance generation factorA(TGF). ATheAresults demonstrate that HfO2 is superior to SiO2 in reducing leakage current and maintaining high on-state drain current Ion, making it highly effective for advanced nanoelectronic devices.
引用
收藏
页码:2096 / 2103
页数:8
相关论文
共 50 条
  • [21] Investigation of Gate All Around Junctionless Nanowire Transistor with Arbitrary Polygonal Cross Section
    Sharma, Monika
    Gupta, Mridula
    Narang, Rakhi
    Saxena, Manoj
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 159 - 163
  • [22] Comparison of Vertically Double Stacked Poly-Si Nanosheet Junctionless Field Effect Transistors with Gate-all-around and Multi-gate Structure
    Tsai, Meng-Ju
    Peng, Kang-Hui
    Lin, Yu-Ru
    Wu, Yung-Chun
    2019 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2019,
  • [23] Optimization of Gate all-around Junctionless Transistor Using Response Surface Methodology
    R. Ramesh
    Adhithan Pon
    P. Dinesh Babu
    Santhia Carmel
    Arkaprava Bhattacharyya
    Silicon, 2022, 14 : 2499 - 2508
  • [24] Germanium v/s Silicon Gate-All-Around Junctionless Nanowire Transistor
    Kumar, Pankaj
    Singh, Sangeeta
    Singh, Neelesh Pratap
    Modi, Bharti
    Gupta, Neelesh
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [25] Optimization of Gate all-around Junctionless Transistor Using Response Surface Methodology
    Ramesh, R.
    Pon, Adhithan
    Babu, P. Dinesh
    Carmel, Santhia
    Bhattacharyya, Arkaprava
    SILICON, 2022, 14 (06) : 2499 - 2508
  • [26] Design Optimization and Analysis of InGaAs-Based Gate-All-Around (GAA) Junctionless Field-Effect Transistor (JLFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Jung-Hee
    Kang, In Man
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8350 - 8354
  • [27] Design and Investigation of Silicon Gate-All-Around Junctionless Field-Effect Transistor Using a Step Thickness Gate Oxide
    Zhang, Wenlun
    Wang, Baokang
    IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (08) : 379 - 385
  • [28] Optimal Design and Performance Analysis of Vertically Stacked Nanosheet Tunnel Field Effect Transistor
    S. Anthoniraj
    K. Saravanan
    A. S. Vinay Raj
    N. A. Vignesh
    Silicon, 2022, 14 : 11121 - 11129
  • [29] Performance and Design Considerations for Gate-All-Around Stacked-NanoWires FETs
    Barraud, S.
    Lapras, V.
    Previtali, B.
    Samson, M. P.
    Lacord, J.
    Martinie, S.
    Jaud, M. -A.
    Athanasiou, S.
    Triozon, F.
    Rozeau, O.
    Hartmann, J. M.
    Vizioz, C.
    Comboroure, C.
    Andrieu, F.
    Barb, J. C.
    Vinet, M.
    Ernst, T.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [30] Optimal Design and Performance Analysis of Vertically Stacked Nanosheet Tunnel Field Effect Transistor
    Anthoniraj, S.
    Saravanan, K.
    Raj, A. S. Vinay
    Vignesh, N. A.
    SILICON, 2022, 14 (17) : 11121 - 11129