Design and Performance Analysis of Junctionless Vertically Stacked Gate All Around Transistor

被引:0
|
作者
Erigela, R. [1 ]
Chary, D. Vemana [1 ]
Reddy, D. Venkatarami [2 ]
Rao, B. Nageshwar [3 ]
Balaji, B. [4 ]
Agarwal, V. [4 ]
Singh, L. [5 ]
机构
[1] Teegala Krishna Reddy Engn Coll, Dept Elect & Commun Engn, Hyderabad, India
[2] Kodada Inst Technol & Sci Women, Dept Elect & Commun Engn, Kodad, TS, India
[3] Malla Reddy Univ, Dept Cyber Secur & IoT, Sch Engn, Hyderabad, Telangana, India
[4] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Vaddeswaram, Andhra Pradesh, India
[5] Graph Era, Dept Elect & Commun Engn, Dehra Dun, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2025年 / 38卷 / 09期
关键词
Hafnium Oxide; On Current; Off Current; Transconductance Generation Factor; Drain Induced Barrier Lowering; FIELD-EFFECT TRANSISTOR; DUAL MATERIAL; OVERLAP; SPACER;
D O I
10.5829/ije.2025.38.09c.07
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This work presents a comprehensive analysis and scaling characteristics of junctionless (JL) gate-allaround (GAA) device using vertically stacked nanosheet architecture (JLVS GAANS). The Gate length (Lg) ranging from 30 nm down to 3 nm were investigated using two gate dielectric materials such as silicon dioxide (SiO2) and hafnium dioxide (HfO2). The electrical performance of this device is evaluated using direct current (DC) Ameasurements including sub-threshold swing (SS), drain-induced barrier loweringA(DIBL), ON current (Ion), AOFF currentA(Ioff), Aand the Ion/Ioff ratio. The results show that the proposed device with ultra-scaled dimensions of 5 nm and 3 nm demonstrated excellent electrical properties, with Ioff reaching 10-8 A at 5 nm and 10-11 A at 3 nm, while Ion remained at 10-6 A for both dimensions when HfO2 used as the gate dielectric material. These findings emphasize the crucial role of high-k materials in enhancing device performance at reduced gate length and explore the scaling flexibility of the proposed structure by investigating parameters such as transconductance (gm) and transconductance generation factorA(TGF). ATheAresults demonstrate that HfO2 is superior to SiO2 in reducing leakage current and maintaining high on-state drain current Ion, making it highly effective for advanced nanoelectronic devices.
引用
收藏
页码:2096 / 2103
页数:8
相关论文
共 50 条
  • [41] Bias Temperature Instability Reliability in Stacked Gate-All-Around Nanosheet Transistor
    Wang, Miaomiao
    Zhang, Jingyun
    Zhou, Huimei
    Southwick, Richard G.
    Chao, Robin Hsin Kuo
    Miao, Xin
    Basker, Veeraraghavan S.
    Yamashita, Tenko
    Guo, Dechao
    Karve, Gauri
    Bu, Huiming
    Stathis, James H.
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [42] Stacked Nanosheet Gate-All-Around Transistor to Enable Scaling Beyond FinFET
    Loubet, N.
    Hook, T.
    Montanini, P.
    Yeung, C. -W.
    Kanakasabapathy, S.
    Guillorn, M.
    Yamashita, T.
    Zhang, J.
    Miao, X.
    Wang, J.
    Young, A.
    Chao, R.
    Kang, M.
    Liu, Z.
    Fan, S.
    Hamieh, B.
    Sieg, S.
    Mignot, Y.
    Xu, W.
    Seo, S. -C.
    Yoo, J.
    Mochizuki, S.
    Sankarapandian, M.
    Kwon, O.
    Carr, A.
    Greene, A.
    Park, Y.
    Frougier, J.
    Galatage, R.
    Bao, R.
    Shearer, J.
    Conti, R.
    Song, H.
    Lee, D.
    Kong, D.
    Xu, Y.
    Arceo, A.
    Bi, Z.
    Xu, P.
    Muthinti, R.
    Li, J.
    Wong, R.
    Brown, D.
    Oldiges, P.
    Robison, R.
    Arnold, J.
    Felix, N.
    Skordas, S.
    Gaudiello, J.
    Standaert, T.
    2017 SYMPOSIUM ON VLSI TECHNOLOGY, 2017, : T230 - T231
  • [43] Polarity Control in Double-Gate, Gate-All-Around Vertically Stacked Silicon Nanowire FETs
    De Marchi, M.
    Sacchetto, D.
    Frache, S.
    Zhang, J.
    Gaillardon, P. -E.
    Leblebici, Y.
    De Micheli, G.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [44] Subthreshold Drain Current Model of Cylindrical Gate All-Around Junctionless Transistor With Three Different Gate Materials
    Manikandan, S.
    Dhanaselvam, P. Suveetha
    Pandian, M. Karthigai
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (06)
  • [45] Performance Analysis of N-Type Double Gate Junctionless Transistor
    Yadav, Shweta
    Mishra, Vimal Kumar
    Chauhan, R. K.
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 326 - 329
  • [46] Design analysis of Gate-All-Around nanowire tunnel field effect transistor
    Sharma, Nitika
    Garg, Nidhi
    Kaur, Gurpreet
    MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 5308 - 5314
  • [47] Performance of a Novel Trench Gate-all-around Junctionless Thin-Film Transistor With Hybrid P/N Channel
    Lin, Yu-Ru
    Cheng, Che-Hsiang
    Jhan, Yi-Ruei
    Lin, Yu-Hsien
    Wu, Yung-Chun
    2017 24TH INTERNATIONAL WORKSHOP ON ACTIVE-MATRIX FLATPANEL DISPLAYS AND DEVICES (AM-FPD), 2017, : 70 - 72
  • [48] Performance analysis of surrounding cylindrical gate all around nanowire transistor for biomedical application
    Agarwal, Amit
    Pradhan, Prashanta Chandra
    Swain, Bibhu Prasad
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2020, 64 (04) : 332 - 338
  • [49] Nonvolatile Memory by All-Around-Gate Junctionless Transistor Composed of Silicon Nanowire on Bulk Substrate
    Choi, Sung-Jin
    Moon, Dong-Il
    Kim, Sungho
    Ahn, Jae-Hyuk
    Lee, Jin-Seong
    Kim, Jee-Yeon
    Choi, Yang-Kyu
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (05) : 602 - 604
  • [50] Stacked SiGe/Si I/O FinFET device preparation in a vertically stacked gate-all-around technology
    Zhao, Fei
    Li, Yan
    Luo, Huaizhi
    Jia, Xiaofeng
    Zhang, Jiayi
    Mao, Xiaotong
    Li, Yongliang
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2023, 164