Design and Performance Analysis of Junctionless Vertically Stacked Gate All Around Transistor

被引:0
|
作者
Erigela, R. [1 ]
Chary, D. Vemana [1 ]
Reddy, D. Venkatarami [2 ]
Rao, B. Nageshwar [3 ]
Balaji, B. [4 ]
Agarwal, V. [4 ]
Singh, L. [5 ]
机构
[1] Teegala Krishna Reddy Engn Coll, Dept Elect & Commun Engn, Hyderabad, India
[2] Kodada Inst Technol & Sci Women, Dept Elect & Commun Engn, Kodad, TS, India
[3] Malla Reddy Univ, Dept Cyber Secur & IoT, Sch Engn, Hyderabad, Telangana, India
[4] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Vaddeswaram, Andhra Pradesh, India
[5] Graph Era, Dept Elect & Commun Engn, Dehra Dun, India
来源
INTERNATIONAL JOURNAL OF ENGINEERING | 2025年 / 38卷 / 09期
关键词
Hafnium Oxide; On Current; Off Current; Transconductance Generation Factor; Drain Induced Barrier Lowering; FIELD-EFFECT TRANSISTOR; DUAL MATERIAL; OVERLAP; SPACER;
D O I
10.5829/ije.2025.38.09c.07
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This work presents a comprehensive analysis and scaling characteristics of junctionless (JL) gate-allaround (GAA) device using vertically stacked nanosheet architecture (JLVS GAANS). The Gate length (Lg) ranging from 30 nm down to 3 nm were investigated using two gate dielectric materials such as silicon dioxide (SiO2) and hafnium dioxide (HfO2). The electrical performance of this device is evaluated using direct current (DC) Ameasurements including sub-threshold swing (SS), drain-induced barrier loweringA(DIBL), ON current (Ion), AOFF currentA(Ioff), Aand the Ion/Ioff ratio. The results show that the proposed device with ultra-scaled dimensions of 5 nm and 3 nm demonstrated excellent electrical properties, with Ioff reaching 10-8 A at 5 nm and 10-11 A at 3 nm, while Ion remained at 10-6 A for both dimensions when HfO2 used as the gate dielectric material. These findings emphasize the crucial role of high-k materials in enhancing device performance at reduced gate length and explore the scaling flexibility of the proposed structure by investigating parameters such as transconductance (gm) and transconductance generation factorA(TGF). ATheAresults demonstrate that HfO2 is superior to SiO2 in reducing leakage current and maintaining high on-state drain current Ion, making it highly effective for advanced nanoelectronic devices.
引用
收藏
页码:2096 / 2103
页数:8
相关论文
共 50 条
  • [11] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    MICROELECTRONICS JOURNAL, 2021, 116
  • [12] Performance Analysis of Silicon and III-V Channel Material for Junctionless-Gate-All-Around Field Effect Transistor
    Rasol, M. F. M.
    Hamid, F. K. A.
    Johari, Zaharah
    Arsat, Rashidah
    Yusoff, M. F. M.
    2020 18TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2020, : 289 - 293
  • [13] Characteristic of p-Type Junctionless Gate-All-Around Nanowire Transistor and Sensitivity Analysis
    Han, Ming-Hung
    Chang, Chun-Yen
    Jhan, Yi-Ruei
    Wu, Jia-Jiun
    Chen, Hung-Bin
    Cheng, Ya-Chi
    Wu, Yung-Chun
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 157 - 159
  • [14] Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Schram, T.
    Kunnen, E.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Devriendt, K.
    Tsvetanova, D.
    Chew, S. A.
    Kikuchi, Y.
    Van Besien, E.
    Rosseel, E.
    Mannaert, G.
    De Keersgieter, A.
    Chasin, A.
    Kubicek, S.
    Dangol, A.
    Demuynck, S.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7, 2017, 77 (05): : 19 - 30
  • [15] A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application
    Li, Cong
    Liu, Feichen
    Han, Ru
    Zhuang, Yiqi
    IEEE ACCESS, 2021, 9 : 63602 - 63610
  • [16] Analysis of DC Self Heating Effect in Stacked Nanosheet Gate-All-Around Transistor
    Kang, Min Jae
    Myeong, Ilho
    Kang, Myounggon
    Shin, Hyungcheol
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 343 - 345
  • [17] Gate Stacked (GS) Junctionless Nanotube MOSFET: Design and Analysis
    Bala, Shashi
    Kumar, Raj
    Hrisheekesha, P. N.
    Singh, Harpal
    Kumar, Arvind
    SILICON, 2023, 15 (02) : 1037 - 1047
  • [18] Gate Stacked (GS) Junctionless Nanotube MOSFET: Design and Analysis
    Shashi Bala
    Raj Kumar
    P. N. Hrisheekesha
    Harpal Singh
    Arvind Kumar
    Silicon, 2023, 15 : 1037 - 1047
  • [19] Scale Length Determination of Gate All Around (Octagonal Cross Section) Junctionless Transistor
    Sarma, Kaushik Chandra Deva
    Sharma, Santanu
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, COMPUTER NETWORKS & AUTOMATED VERIFICATION (EDCAV), 2015, : 1 - 5
  • [20] Sensitivity Investigation of Gate-All-Around Junctionless Transistor for Hydrogen Gas Detection
    Pratap, Yogesh
    Kumar, Manoj
    Gupta, Mridula
    Haldar, Subhasis
    Gupta, R. S.
    Deswal, S. S.
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,