An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications

被引:0
|
作者
Vanessa, Noumbissi Sidze Laure [1 ]
Hertz, Pancha Yannick [1 ]
Evariste, Wembe Tafo [2 ]
Jerome, Folla Kamdem [1 ]
Bernard, Essimbi Zobo [1 ]
机构
[1] Univ Yaounde I, Lab Energy Elect & Elect Syst, Yaounde, Cameroon
[2] Univ Douala, Lab Elect & Instrumentat, Douala, Cameroon
关键词
Enhanced strongArm comparator; front-end-electronics; charge steering current; dynamic biasing; figure of merit; CMOS; DESIGN;
D O I
10.1142/S0218126625502147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, an enhanced StrongArm latch comparator for high speed application is proposed. It uses a customized charge steering as dynamic biasing. The tail current of the proposed circuit is built to drop quickly, decreasing the average current flowing through the input transistor. In addition, two clock switches are added at nodes P and Q to raise the input device in weak inversion during amplification and also to improve the tail current's discharging rate. The MOSCAP is utilized as a load throughout the entire circuit to enhance the input referred offset. The proposed comparator is simulated utilizing 65nm CMOS technology. A high comparison speed of 2GHz is achieved. Deep analysis and simulations show that the proposed design achieved improved power consumption of 9.7 mu W, a time delay of 87.9ps at Delta Vin=0.7 mV, input referred offset of 3.8mV and energy-delay product 0.43fJ/GHz. The figure of merit of the designed comparator is 0.38nJ & sdot;mu V2 & sdot;ns, which is improved by 36.7%.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] A 19 fJ/op, Low-Offset StrongARM Latch Comparator for Low-Power High-Speed Applications
    Alshehri, Abdullah
    Salama, Khaled
    Fariborzi, Hossein
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [2] A High Speed Dynamic StrongARM Latch Comparator
    Al-Qadasi, Mohammed
    Alshehri, Abdullah
    Almansouri, Abdullah S.
    Al-Attar, Talal
    Fariborzi, Hossein
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 540 - 541
  • [3] A low-offset low-power and high-speed dynamic latch comparator with a preamplifier-enhanced stage
    Folla, Jerome K.
    Crespo, Maria L.
    Wembe, Evariste T.
    Bhuiyan, Mohammad A. S.
    Cicuttin, Andres
    Essimbi, Bernard Z.
    Reaz, Mamun B. I.
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 65 - 77
  • [4] A Low-Power High-Speed Comparator for Precise Applications
    Khorami, Ata
    Sharifkhani, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2038 - 2049
  • [5] A New Offset Cancelled Latch Comparator for High-Speed, Low-Power ADCs
    Dabbagh-Sadeghipour, Khosrov
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 13 - 16
  • [6] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [7] Design and Analysis of a Low-Power High-Speed Charge-Steering Based StrongARM Comparator
    Ayesh, Mostafa M.
    Ibrahim, Sameh
    Aboudina, Mohamed M.
    2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 209 - 212
  • [8] A high-speed dynamic comparator with low-power supply voltage
    Ni, Ya-Bo
    Li, Ting
    Huang, Zheng-Bo
    Zhang, Yong
    Xu, Shi-Liu
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1087 - 1089
  • [9] A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage
    Wang, Yao
    Yao, Mengmeng
    Guo, Benqing
    Wu, Zhaolei
    Fan, Wenbing
    Liou, Juin Jei
    IEEE ACCESS, 2019, 7 : 93396 - 93403
  • [10] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,