An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications

被引:0
|
作者
Vanessa, Noumbissi Sidze Laure [1 ]
Hertz, Pancha Yannick [1 ]
Evariste, Wembe Tafo [2 ]
Jerome, Folla Kamdem [1 ]
Bernard, Essimbi Zobo [1 ]
机构
[1] Univ Yaounde I, Lab Energy Elect & Elect Syst, Yaounde, Cameroon
[2] Univ Douala, Lab Elect & Instrumentat, Douala, Cameroon
关键词
Enhanced strongArm comparator; front-end-electronics; charge steering current; dynamic biasing; figure of merit; CMOS; DESIGN;
D O I
10.1142/S0218126625502147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, an enhanced StrongArm latch comparator for high speed application is proposed. It uses a customized charge steering as dynamic biasing. The tail current of the proposed circuit is built to drop quickly, decreasing the average current flowing through the input transistor. In addition, two clock switches are added at nodes P and Q to raise the input device in weak inversion during amplification and also to improve the tail current's discharging rate. The MOSCAP is utilized as a load throughout the entire circuit to enhance the input referred offset. The proposed comparator is simulated utilizing 65nm CMOS technology. A high comparison speed of 2GHz is achieved. Deep analysis and simulations show that the proposed design achieved improved power consumption of 9.7 mu W, a time delay of 87.9ps at Delta Vin=0.7 mV, input referred offset of 3.8mV and energy-delay product 0.43fJ/GHz. The figure of merit of the designed comparator is 0.38nJ & sdot;mu V2 & sdot;ns, which is improved by 36.7%.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [32] Design and Analysis of CMOS Dynamic Comparator for High-Speed Low-Power Applications Using Charge Sharing Technique
    Dineshkumar, K.
    Sudha, Gnanou Florence
    IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9137 - 9151
  • [33] An improved low offset latch comparator for high-speed ADCs
    Khosrov Dabbagh Sadeghipour
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 205 - 212
  • [34] An improved low offset latch comparator for high-speed ADCs
    Sadeghipour, Khosrov Dabbagh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 205 - 212
  • [35] Low-power high-speed CMOS double tail dynamic comparator using self-biased amplification stage and novel latch stage
    Dubey, Avaneesh K.
    Nagaria, R. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (02) : 307 - 317
  • [36] Low-power high-speed CMOS double tail dynamic comparator using self-biased amplification stage and novel latch stage
    Avaneesh K. Dubey
    R. K. Nagaria
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 307 - 317
  • [37] Design and Analysis of Low-Power High-Speed Clocked Digital Comparator
    Thakre, Sameer
    Srivastava, Pankaj
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 638 - 642
  • [38] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177
  • [39] High-speed low-power sense comparator for multilevel flash memories
    Pierin, A
    Gregori, S
    Khouri, O
    Micheloni, R
    Torelli, G
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 759 - 762
  • [40] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292