Low-power high-speed CMOS double tail dynamic comparator using self-biased amplification stage and novel latch stage

被引:0
|
作者
Avaneesh K. Dubey
R. K. Nagaria
机构
[1] M.N. National Institute of Technology Allahabad,Department of Electronics and Communication Engineering
关键词
Double tail dynamic comparator; Offset voltage; Low-power; Kickback noise; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a low voltage double-tail dynamic comparator (DTDC) for fast and power-efficient data conversion. The amplification stage of the proposed DTDC is designed using self-biasing technique, which helps to reduce external biasing requirement to bias bulk/gate of the transistors. The self-biasing technique controls threshold voltage (Vth) of the transistors either for fast switching (low-Vth) or for low power dissipation (high-Vth). The latch stage of the proposed DTDC is designed with novel dynamic CMOS inverters to improve the regeneration speed. The mathematical equations for delay and offset voltage are derived for the proposed DTDC and improvements are mentioned. The proposed DTDC is designed in CADENCE and simulated with SPECTRE using 45 nm CMOS process technology at the low power supply of 0.8 V to verify the outcomes. The simulation results reveal that the delay and power dissipation of the proposed DTDC are 166.29 pS and 2.3 µW respectively. The analysis of 1-sigma offset error is performed using Monte-Carlo simulation. Here, the mismatch and process variation are considered and the samples are generated randomly till 200 samples (runs). Additionally, the peak input voltage error due to kickback noise is 0.219 mV for a differential input voltage of 5 mV.
引用
收藏
页码:307 / 317
页数:10
相关论文
共 50 条
  • [1] Low-power high-speed CMOS double tail dynamic comparator using self-biased amplification stage and novel latch stage
    Dubey, Avaneesh K.
    Nagaria, R. K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (02) : 307 - 317
  • [2] Design of Low-Power High-Speed Double-Tail Dynamic CMOS Comparator using Novel Latch Structure
    Jain, Rahul
    Dubey, Avaneesh K.
    Varshney, Vikrant
    Nagaria, Rajendra K.
    [J]. 2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 217 - 222
  • [3] A low-offset low-power and high-speed dynamic latch comparator with a preamplifier-enhanced stage
    Folla, Jerome K.
    Crespo, Maria L.
    Wembe, Evariste T.
    Bhuiyan, Mohammad A. S.
    Cicuttin, Andres
    Essimbi, Bernard Z.
    Reaz, Mamun B. I.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 65 - 77
  • [4] Analysis and design of low-voltage low-power high-speed double tail current dynamic latch comparator
    Vijay Savani
    N. M. Devashrayee
    [J]. Analog Integrated Circuits and Signal Processing, 2017, 93 : 287 - 298
  • [5] Analysis and design of low-voltage low-power high-speed double tail current dynamic latch comparator
    Savani, Vijay
    Devashrayee, N. M.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (02) : 287 - 298
  • [6] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [7] A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage
    Wang, Yao
    Yao, Mengmeng
    Guo, Benqing
    Wu, Zhaolei
    Fan, Wenbing
    Liou, Juin Jei
    [J]. IEEE ACCESS, 2019, 7 : 93396 - 93403
  • [8] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [9] A Fully Differential CMOS Self-Biased Two-Stage Preamplifier-Latch Threshold Detection Comparator
    Milovanovic, Vladimir
    Zimmermann, Horst
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 606 - 609
  • [10] Design and analysis of ultra high-speed low-power double tail dynamic comparator using charge sharing scheme
    Varshney, Vikrant
    Nagaria, Rajendra Kumar
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 116 (116)