A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage

被引:40
|
作者
Wang, Yao [1 ]
Yao, Mengmeng [1 ]
Guo, Benqing [2 ]
Wu, Zhaolei [3 ]
Fan, Wenbing [1 ]
Liou, Juin Jei [1 ]
机构
[1] Zhengzhou Univ, Sch Informat Engn, Zhengzhou 450001, Henan, Peoples R China
[2] Chengdu Univ Informat Technol, Coll Commun Engn, Chengdu 610225, Sichuan, Peoples R China
[3] Naneng Microelect Co Ltd, Chengdu 610000, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
Dynamic comparator; high-speed; low-power; two-stage comparator; OPTIMIZATION;
D O I
10.1109/ACCESS.2019.2927514
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power, high-speed dynamic comparators are highly desirable in the design of highspeed analog-to-digital converters (ADC) and digital I/O circuits. Most dynamic comparators use a pair of cross-coupled inverters as the latching stage, which provides strong positive feedback, to accelerate the comparison and reduce the static power consumption. The delay of the comparator is mainly determined by the total effective transconductance of the latching stage. The delay not only limits the maximum operating frequency but also extends the period of the metastable state of the latching stage; hence, it increases energy consumption. However, at the beginning of the comparison phase, the conventional latching stage has two transistors with zero gate-to-source voltage, which degrade the total effective transconductance of the latching stage. In this paper, a novel low-power, high-speed dynamic comparator with a new latching stage is presented. The proposed latching stage uses separated gate-biasing cross-coupled transistors instead of the conventional cross-coupled inverter structure. The simple proposed latching stage improves its effective total transconductance at the beginning of the comparison phase, which leads to a much faster comparison and lowers energy consumption. The comparator is analyzed and compared to its prior type in terms of delay and power consumption via simulations and measurements. The experimental results demonstrate that the proposed comparator operates from a 1.2-V supply and consumes 110-fJ energy per comparison, with sampling speeds up to 2 GS/s.
引用
收藏
页码:93396 / 93403
页数:8
相关论文
共 50 条
  • [1] Design and Analysis of Low Power and High-Speed Dynamic Comparator with Transconductance Enhanced in Latching Stage for ADC Application
    Yadav, Anurag
    Wairya, Subodh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (11)
  • [2] An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications
    Vanessa, Noumbissi Sidze Laure
    Hertz, Pancha Yannick
    Evariste, Wembe Tafo
    Jerome, Folla Kamdem
    Bernard, Essimbi Zobo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025,
  • [3] A low-offset low-power and high-speed dynamic latch comparator with a preamplifier-enhanced stage
    Folla, Jerome K.
    Crespo, Maria L.
    Wembe, Evariste T.
    Bhuiyan, Mohammad A. S.
    Cicuttin, Andres
    Essimbi, Bernard Z.
    Reaz, Mamun B. I.
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 65 - 77
  • [4] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [5] A high-speed dynamic comparator with low-power supply voltage
    Ni, Ya-Bo
    Li, Ting
    Huang, Zheng-Bo
    Zhang, Yong
    Xu, Shi-Liu
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1087 - 1089
  • [6] HIGH-SPEED LOW-POWER STROBED COMPARATOR
    SLEMMER, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (05) : 215 - &
  • [7] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [8] Ultra Low-power, High-speed Digital Comparator
    Ghasemzadeh, Mehdi
    Najafibisfar, Saeid
    Amini, Abdollah
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 215 - 217
  • [9] A Low-Power High-Speed Comparator for Precise Applications
    Khorami, Ata
    Sharifkhani, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2038 - 2049
  • [10] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322