A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage

被引:40
|
作者
Wang, Yao [1 ]
Yao, Mengmeng [1 ]
Guo, Benqing [2 ]
Wu, Zhaolei [3 ]
Fan, Wenbing [1 ]
Liou, Juin Jei [1 ]
机构
[1] Zhengzhou Univ, Sch Informat Engn, Zhengzhou 450001, Henan, Peoples R China
[2] Chengdu Univ Informat Technol, Coll Commun Engn, Chengdu 610225, Sichuan, Peoples R China
[3] Naneng Microelect Co Ltd, Chengdu 610000, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
Dynamic comparator; high-speed; low-power; two-stage comparator; OPTIMIZATION;
D O I
10.1109/ACCESS.2019.2927514
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power, high-speed dynamic comparators are highly desirable in the design of highspeed analog-to-digital converters (ADC) and digital I/O circuits. Most dynamic comparators use a pair of cross-coupled inverters as the latching stage, which provides strong positive feedback, to accelerate the comparison and reduce the static power consumption. The delay of the comparator is mainly determined by the total effective transconductance of the latching stage. The delay not only limits the maximum operating frequency but also extends the period of the metastable state of the latching stage; hence, it increases energy consumption. However, at the beginning of the comparison phase, the conventional latching stage has two transistors with zero gate-to-source voltage, which degrade the total effective transconductance of the latching stage. In this paper, a novel low-power, high-speed dynamic comparator with a new latching stage is presented. The proposed latching stage uses separated gate-biasing cross-coupled transistors instead of the conventional cross-coupled inverter structure. The simple proposed latching stage improves its effective total transconductance at the beginning of the comparison phase, which leads to a much faster comparison and lowers energy consumption. The comparator is analyzed and compared to its prior type in terms of delay and power consumption via simulations and measurements. The experimental results demonstrate that the proposed comparator operates from a 1.2-V supply and consumes 110-fJ energy per comparison, with sampling speeds up to 2 GS/s.
引用
收藏
页码:93396 / 93403
页数:8
相关论文
共 50 条
  • [21] Design and Analysis of Low-Power High-Speed Clocked Digital Comparator
    Thakre, Sameer
    Srivastava, Pankaj
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 638 - 642
  • [22] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177
  • [23] High-speed low-power sense comparator for multilevel flash memories
    Pierin, A
    Gregori, S
    Khouri, O
    Micheloni, R
    Torelli, G
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 759 - 762
  • [24] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [25] Low-power high-speed CMOS double tail dynamic comparator using self-biased amplification stage and novel latch stage
    Dubey, Avaneesh K.
    Nagaria, R. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (02) : 307 - 317
  • [26] Low-power high-speed CMOS double tail dynamic comparator using self-biased amplification stage and novel latch stage
    Avaneesh K. Dubey
    R. K. Nagaria
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 307 - 317
  • [27] A New Offset Cancelled Latch Comparator for High-Speed, Low-Power ADCs
    Dabbagh-Sadeghipour, Khosrov
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 13 - 16
  • [28] High-speed, low-power BiCMOS comparator using a pMOS variable load
    Boni, A
    Morandi, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (01) : 143 - 146
  • [29] A CMOS low-power, high-speed, asynchronous comparator for synchronous rectification applications
    Levy, G
    Piovaccari, A
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 541 - 544
  • [30] A low-power high-speed two-stage dynamic comparator with a new offset cancellation technique in 90 nm CMOS technology
    Ghasemi, Razieh
    Karami, Mohammad Azim
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 1991 - 1996