A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage

被引:40
|
作者
Wang, Yao [1 ]
Yao, Mengmeng [1 ]
Guo, Benqing [2 ]
Wu, Zhaolei [3 ]
Fan, Wenbing [1 ]
Liou, Juin Jei [1 ]
机构
[1] Zhengzhou Univ, Sch Informat Engn, Zhengzhou 450001, Henan, Peoples R China
[2] Chengdu Univ Informat Technol, Coll Commun Engn, Chengdu 610225, Sichuan, Peoples R China
[3] Naneng Microelect Co Ltd, Chengdu 610000, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
Dynamic comparator; high-speed; low-power; two-stage comparator; OPTIMIZATION;
D O I
10.1109/ACCESS.2019.2927514
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power, high-speed dynamic comparators are highly desirable in the design of highspeed analog-to-digital converters (ADC) and digital I/O circuits. Most dynamic comparators use a pair of cross-coupled inverters as the latching stage, which provides strong positive feedback, to accelerate the comparison and reduce the static power consumption. The delay of the comparator is mainly determined by the total effective transconductance of the latching stage. The delay not only limits the maximum operating frequency but also extends the period of the metastable state of the latching stage; hence, it increases energy consumption. However, at the beginning of the comparison phase, the conventional latching stage has two transistors with zero gate-to-source voltage, which degrade the total effective transconductance of the latching stage. In this paper, a novel low-power, high-speed dynamic comparator with a new latching stage is presented. The proposed latching stage uses separated gate-biasing cross-coupled transistors instead of the conventional cross-coupled inverter structure. The simple proposed latching stage improves its effective total transconductance at the beginning of the comparison phase, which leads to a much faster comparison and lowers energy consumption. The comparator is analyzed and compared to its prior type in terms of delay and power consumption via simulations and measurements. The experimental results demonstrate that the proposed comparator operates from a 1.2-V supply and consumes 110-fJ energy per comparison, with sampling speeds up to 2 GS/s.
引用
收藏
页码:93396 / 93403
页数:8
相关论文
共 50 条
  • [31] Analysis and design of low-voltage low-power high-speed double tail current dynamic latch comparator
    Vijay Savani
    N. M. Devashrayee
    Analog Integrated Circuits and Signal Processing, 2017, 93 : 287 - 298
  • [32] Analysis and design of low-voltage low-power high-speed double tail current dynamic latch comparator
    Savani, Vijay
    Devashrayee, N. M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (02) : 287 - 298
  • [33] Low Power High Speed Dynamic Comparator
    Rezapour, Ali
    Shamsi, Hossein
    Abbasizadeh, Hamed
    Lee, Kang-Yoon
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [34] Enhanced Macromodels of High-speed Low-Power Differential Drivers
    Signorini, G.
    Siviero, C.
    Stievano, I. S.
    Grivet-Talocia, S.
    2015 IEEE 24TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2015, : 25 - 27
  • [35] A novel high-speed low-power dynamic comparator with complementary differential input in 65 nm CMOS technology
    Ghasemian, Hossein
    Ghasemi, Razieh
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    MICROELECTRONICS JOURNAL, 2019, 92
  • [36] Design and Analysis of CMOS Dynamic Comparator for High-Speed Low-Power Applications Using Charge Sharing Technique
    Dineshkumar, K.
    Sudha, Gnanou Florence
    IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9137 - 9151
  • [37] Design and analysis of low-power high-speed shared charge reset technique based dynamic latch comparator
    Savani, Vijay
    Devashrayee, N. M.
    MICROELECTRONICS JOURNAL, 2018, 74 : 116 - 126
  • [38] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [39] A New Low-Power High-Speed Single-Clock-Cycle Binary Comparator
    Frustaci, Fabio
    Perri, Stefania
    Lanuzza, Marco
    Corsonello, Pasquale
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 317 - 320
  • [40] A 1.2 V high-speed low-power preamplifier latch-based comparator
    He, Yuefeng
    Yuan, Guoshun
    ELECTRONICS LETTERS, 2022, 58 (24) : 896 - 898