An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications

被引:0
|
作者
Vanessa, Noumbissi Sidze Laure [1 ]
Hertz, Pancha Yannick [1 ]
Evariste, Wembe Tafo [2 ]
Jerome, Folla Kamdem [1 ]
Bernard, Essimbi Zobo [1 ]
机构
[1] Univ Yaounde I, Lab Energy Elect & Elect Syst, Yaounde, Cameroon
[2] Univ Douala, Lab Elect & Instrumentat, Douala, Cameroon
关键词
Enhanced strongArm comparator; front-end-electronics; charge steering current; dynamic biasing; figure of merit; CMOS; DESIGN;
D O I
10.1142/S0218126625502147
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, an enhanced StrongArm latch comparator for high speed application is proposed. It uses a customized charge steering as dynamic biasing. The tail current of the proposed circuit is built to drop quickly, decreasing the average current flowing through the input transistor. In addition, two clock switches are added at nodes P and Q to raise the input device in weak inversion during amplification and also to improve the tail current's discharging rate. The MOSCAP is utilized as a load throughout the entire circuit to enhance the input referred offset. The proposed comparator is simulated utilizing 65nm CMOS technology. A high comparison speed of 2GHz is achieved. Deep analysis and simulations show that the proposed design achieved improved power consumption of 9.7 mu W, a time delay of 87.9ps at Delta Vin=0.7 mV, input referred offset of 3.8mV and energy-delay product 0.43fJ/GHz. The figure of merit of the designed comparator is 0.38nJ & sdot;mu V2 & sdot;ns, which is improved by 36.7%.
引用
收藏
页数:19
相关论文
共 50 条
  • [21] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [22] High-speed low-power common-mode insensitive dynamic comparator
    Gao, Junfeng
    Li, Guangjun
    Li, Qiang
    ELECTRONICS LETTERS, 2015, 51 (02) : 134 - 135
  • [23] A CMOS low-power, high-speed, asynchronous comparator for synchronous rectification applications
    Levy, G
    Piovaccari, A
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 541 - 544
  • [24] A new boosted charge-steering latch for high-speed low-power applications
    Jaliseh, Mehdi Ghavidel
    Nabavi, Abdolreza
    Amini-sheshdeh, Zhila
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 124
  • [25] Rail-to-rail complementary input StrongARM comparator for low-power applications
    Al-Qadasi, Mohammed A.
    Alshehri, Abdullah
    Alturki, Abdullah
    Almansouri, Abdullah S.
    Salama, Khaled N.
    Fariborzi, Hossein
    Al-Attar, Talal
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (06) : 898 - 900
  • [26] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [27] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [28] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [29] HIGH-SPEED AND LOW-POWER GAAS PHASE FREQUENCY COMPARATOR
    OSAFUNE, K
    OHWADA, K
    KATO, N
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1986, 34 (01) : 142 - 146
  • [30] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894