Chip-Package interaction stress analysis and optimization for a 14nm extreme low-k chip of FCCSP package

被引:1
|
作者
Han, Shunfeng [1 ]
Li, Dejian [1 ]
Feng, Xi [1 ]
Guan, Yuan [1 ]
Li, Bofu [1 ]
Li, Dameng [1 ]
Liu, Yunting [2 ]
Liu, Fengman [2 ]
机构
[1] Beijing Smartchip Microelect Technol Co Ltd, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China
关键词
Chip-Package interaction; ELK; submodeling; chip thickness; PSV opening; PI opening; bump size;
D O I
10.1109/ICEPT56209.2022.9873316
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, Chip-Package interaction(CPI) stress during chip attach reflow process were analyzed by FEM. Furthermore, there is a much distinct scales difference between 15mmx15mm FCCSP package and extreme low-k (ELK) chip, submodeling techniques had been used in this study to bridge the scale gap. Firstly, in order to get more accurate CPI stress in the submodel, it's necessary to locate the weakest bump. A FEM thermal-mechanical stress analysis with global package model was conducted. In this global model, the PSV and PI layer weren't established. The result showed the maximum stress of package appeared on the left lower side of the chip. Secondly, according to the simulation results of the global model, a 1/4 model of the package was established to reduce simulation time. Then, according to the 1/4 model simulation results, we establish submodel, which the PSV opening size is 40um, the PI opening size is 30um, and the bump size is 45umx7Oum, the chip thickness is 150um, and then the submodel simulation was carried out. So far, the detailed CPI stress was obtained. Finally, 4 structural parameters were chosen to conduct DOE analysis evaluating the effects on CPI stress, including of chip thickness, PSV opening size, PI opening size and bump size. The results showed that the stress of the ELK layer was directly concerned with the structural characters. By optimization on structure properties of the FCCSP package, the stress of the ELK layer can be reduced to the relatively safe level.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Chip-Package Electrical Interaction in Organic Packages with Embedded Actives
    Sankaran, Nithya
    Chan, Hunter
    Swaminathan, Madhavan
    Sundaram, Venky
    Tummala, Rao
    Kamgaing, Telesphor
    Nair, Vijay K.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 150 - 156
  • [32] Millimeter-Wave Antenna in Package on Low-Cost Organic Substrate for Flip Chip Chip Scale (FCCSP) package
    Ho, Cheng-Yu
    Hsieh, Sheng-Chi
    Jhong, Ming-Fong
    Pan, Po-Chih
    Wang, Chen-Chao
    Ting, Chun-Yen
    2017 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2017, : 67 - 70
  • [33] Shear Microprobing of Chip-Package Interaction in Advanced Interconnect Structures
    Hsing, A. W.
    Kearney, A. V.
    Li, L.
    Xue, J.
    Brillhart, M.
    Dauskardt, R. H.
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [34] Flip-Chip Chip Scale Package (FCCSP) Process Characterization and Reliability of Coreless Thin Package with 7nm Si Technology
    De Mesa, Eduardo
    Wagner, Thomas
    Keser, Beth
    Proschwitz, Jan
    Waidhas, Bernd
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 266 - 270
  • [35] Crack and Damage Evaluation in Low-k BEoL Stacks under Chip Package Interaction Aspects
    Auersperg, J.
    Vogel, D.
    Lehr, M. U.
    Grillberger, M.
    Michel, B.
    EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2009, : 714 - 719
  • [36] Chip-package-interaction Modeling of ultra Low-k/Copper back end of line
    Liu, X. H.
    Shaw, T. M.
    Lane, M. W.
    Liniger, E. G.
    Herbst, B. W.
    Questad, D. L.
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 13 - +
  • [37] Chip Package Interaction (CPI) Reliability of Low-k/ULK Interconnect with Lead Free Technology
    Fu, Lei
    Su, Michael
    Anand, Ashok
    Goh, Edwin
    Kuechenmeister, Frank
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1613 - 1617
  • [38] Early Screening method of Chip-Package Interaction for multi-layer Cu/Low-k structure using High Load Indentation test
    Usami, Tatsuya
    Nakamura, Tomoyuki
    Yashima, Iwao
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [39] Parametric Study of Low-k Layer Stress for a Flip-Chip Chip Size Package Using a Copper Pillar Bump
    Song, Cha Gyu
    Jung, Hoon Sun
    Sohn, EunSook
    Kang, DaeByoung
    Kim, JinYoung
    Yoon, JuHoon
    Lee, ChoonHeung
    Choa, Sung-Hoon
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2016, 8 (01) : 1 - 7
  • [40] Study of Chip-Package Interaction Parameters on Interlayer Dielectric Crack Propagation
    Raghavan, Sathyanarayanan
    Schmadlak, Ilko
    Leal, George
    Sitaraman, Suresh K.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (01) : 57 - 65