Chip-Package interaction stress analysis and optimization for a 14nm extreme low-k chip of FCCSP package

被引:1
|
作者
Han, Shunfeng [1 ]
Li, Dejian [1 ]
Feng, Xi [1 ]
Guan, Yuan [1 ]
Li, Bofu [1 ]
Li, Dameng [1 ]
Liu, Yunting [2 ]
Liu, Fengman [2 ]
机构
[1] Beijing Smartchip Microelect Technol Co Ltd, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China
关键词
Chip-Package interaction; ELK; submodeling; chip thickness; PSV opening; PI opening; bump size;
D O I
10.1109/ICEPT56209.2022.9873316
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, Chip-Package interaction(CPI) stress during chip attach reflow process were analyzed by FEM. Furthermore, there is a much distinct scales difference between 15mmx15mm FCCSP package and extreme low-k (ELK) chip, submodeling techniques had been used in this study to bridge the scale gap. Firstly, in order to get more accurate CPI stress in the submodel, it's necessary to locate the weakest bump. A FEM thermal-mechanical stress analysis with global package model was conducted. In this global model, the PSV and PI layer weren't established. The result showed the maximum stress of package appeared on the left lower side of the chip. Secondly, according to the simulation results of the global model, a 1/4 model of the package was established to reduce simulation time. Then, according to the 1/4 model simulation results, we establish submodel, which the PSV opening size is 40um, the PI opening size is 30um, and the bump size is 45umx7Oum, the chip thickness is 150um, and then the submodel simulation was carried out. So far, the detailed CPI stress was obtained. Finally, 4 structural parameters were chosen to conduct DOE analysis evaluating the effects on CPI stress, including of chip thickness, PSV opening size, PI opening size and bump size. The results showed that the stress of the ELK layer was directly concerned with the structural characters. By optimization on structure properties of the FCCSP package, the stress of the ELK layer can be reduced to the relatively safe level.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Structural design for Cu/low-K larger die flip chip package
    Biswas, Kalyan
    Liu, Shiguo
    Zhang, Xiaowu
    Chai, T. C.
    Chong, Ser-Choong
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
  • [42] Analysis of VCO jitter in chip-package co-design
    Parthasarathy, H
    Nayak, G
    Mukund, PR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 181 - 184
  • [43] Effects of chip-package interaction on mechanical reliability of Cu interconnects for 65 nm technology node and beyond
    Uchibori, Chihiro J.
    Zhang, Xuefeng
    Ho, Paul S.
    Nakamura, Tomoji
    PROCEEDINGS OF THE IEEE 2006 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2006, : 196 - 198
  • [44] Effects of Wiring Density and Pillar Structure on Chip Package Interaction for Advanced Cu Low-k Chips
    Chu, Weishen
    Spinella, Laura
    Shirley, Dwayne R.
    Ho, Paul S.
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [45] Chip Package Interaction (CPI) Stress Modeling
    Machani, Kashi Vishwanath
    Kuechenmeister, Frank
    Breuer, Dirk
    Paul, Jens
    2020 21ST INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2020,
  • [46] Comparison of Lidless & Overmold Flip Chip Package with 40nm Ultra Low-K Silicon Technology
    Prasad, Aparna
    Kang, Teck Gyu
    Li, Yuan
    Robinson, Dale
    Pasia, Rodel
    Yoo, Bosun
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 31 - 35
  • [47] Differential Heating/Cooling Chip Joining Method to Prevent Chip Package Interaction Issue in Large Die with Ultra Low-k Technology
    Sakuma, Katsuyuki
    Smith, Kurt
    Tunga, Krishna
    Perfecto, Eric
    Wassick, Thomas
    Pompeo, Frank
    Nah, Jae-Woong
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 430 - 435
  • [48] Carrier Mobility Shift in Advanced Silicon Nodes Due to Chip-Package Interaction
    Sukharev, Valeriy
    Choy, Jun-Ho
    Kteyan, Armen
    Hovsepyan, Henrik
    Nakamoto, Mark
    Zhao, Wei
    Radojcic, Riko
    Muehle, Uwe
    Zschech, Ehrenfried
    JOURNAL OF ELECTRONIC PACKAGING, 2017, 139 (02)
  • [49] Investigation of Chip-Package Interaction -Looking for More Acceleration in Product Qualification Tests
    Kanert, Werner
    Pufall, Reinhard
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 913 - 916
  • [50] Low Thermal Stress Flip-Chip Package for Ultra Low-k Die and Lead-Free Bumps
    Sawada, Yuko
    Sato, Mitsuru
    Abe, Takeshi
    Tokunaga, Muneharu
    Baba, Shinji
    Hatanaka, Yasumichi
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1775 - +