共 50 条
- [41] Structural design for Cu/low-K larger die flip chip package EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 237 - 242
- [42] Analysis of VCO jitter in chip-package co-design 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 181 - 184
- [43] Effects of chip-package interaction on mechanical reliability of Cu interconnects for 65 nm technology node and beyond PROCEEDINGS OF THE IEEE 2006 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2006, : 196 - 198
- [44] Effects of Wiring Density and Pillar Structure on Chip Package Interaction for Advanced Cu Low-k Chips 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
- [45] Chip Package Interaction (CPI) Stress Modeling 2020 21ST INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2020,
- [46] Comparison of Lidless & Overmold Flip Chip Package with 40nm Ultra Low-K Silicon Technology 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 31 - 35
- [47] Differential Heating/Cooling Chip Joining Method to Prevent Chip Package Interaction Issue in Large Die with Ultra Low-k Technology 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 430 - 435
- [49] Investigation of Chip-Package Interaction -Looking for More Acceleration in Product Qualification Tests 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 913 - 916
- [50] Low Thermal Stress Flip-Chip Package for Ultra Low-k Die and Lead-Free Bumps 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1775 - +