Chip-Package interaction stress analysis and optimization for a 14nm extreme low-k chip of FCCSP package

被引:1
|
作者
Han, Shunfeng [1 ]
Li, Dejian [1 ]
Feng, Xi [1 ]
Guan, Yuan [1 ]
Li, Bofu [1 ]
Li, Dameng [1 ]
Liu, Yunting [2 ]
Liu, Fengman [2 ]
机构
[1] Beijing Smartchip Microelect Technol Co Ltd, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China
关键词
Chip-Package interaction; ELK; submodeling; chip thickness; PSV opening; PI opening; bump size;
D O I
10.1109/ICEPT56209.2022.9873316
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, Chip-Package interaction(CPI) stress during chip attach reflow process were analyzed by FEM. Furthermore, there is a much distinct scales difference between 15mmx15mm FCCSP package and extreme low-k (ELK) chip, submodeling techniques had been used in this study to bridge the scale gap. Firstly, in order to get more accurate CPI stress in the submodel, it's necessary to locate the weakest bump. A FEM thermal-mechanical stress analysis with global package model was conducted. In this global model, the PSV and PI layer weren't established. The result showed the maximum stress of package appeared on the left lower side of the chip. Secondly, according to the simulation results of the global model, a 1/4 model of the package was established to reduce simulation time. Then, according to the 1/4 model simulation results, we establish submodel, which the PSV opening size is 40um, the PI opening size is 30um, and the bump size is 45umx7Oum, the chip thickness is 150um, and then the submodel simulation was carried out. So far, the detailed CPI stress was obtained. Finally, 4 structural parameters were chosen to conduct DOE analysis evaluating the effects on CPI stress, including of chip thickness, PSV opening size, PI opening size and bump size. The results showed that the stress of the ELK layer was directly concerned with the structural characters. By optimization on structure properties of the FCCSP package, the stress of the ELK layer can be reduced to the relatively safe level.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Chip-Package Interaction Challenges for Large Die Applications
    Wu, Zhuo-Jie
    Carey, Charles
    Donavan, Samantha
    Hunt, Doug
    Justison, Patrick
    Anemikos, Theo
    Cincotta, John
    Gagnon, Hugues
    Chacon, Oswaldo
    Martel, Robert
    Wassick, Thomas
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 656 - 662
  • [22] New Simulation Procedure for Accurate Package Modeling Considering Chip-Package Interaction
    Seler, E.
    Wojnowski, M.
    Weigel, R.
    Hagelauer, A.
    2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2013, : 43 - 46
  • [23] Optimization of the Thermomechanical Reliability of a 65 nm Cu/low-k Large-Die Flip Chip Package
    Ong, Jimmy M. G.
    Tay, Andrew A. O.
    Zhang, X.
    Kripesh, V.
    Lim, Y. K.
    Yeo, D.
    Chan, K. C.
    Tan, J. B.
    Hsia, L. C.
    Sohn, D. K.
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (04): : 838 - 848
  • [24] Investigation of interconnect design on Chip package interaction and mechanical reliability of Cu/low-k multi-layer interconnects in flip chip package
    Uchibori, Chihiro J.
    Zhang, Xuefeng
    Ho, Paul S.
    Nakamura, Tomoji
    PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 150 - 152
  • [25] 7nm Chip-Package Interaction Study on a Fine Pitch Flip Chip Package With Laser Assist Bonding and Mass Reflow Technology
    Hsu, Ian
    Chen, Chi-Yuan
    Lin, Stanley
    Yu, Ta-Jen
    Cho, NamJu
    Hsieh, Ming-Che
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 289 - 293
  • [26] A Study on the Chip-Package-Interaction for Advanced Devices with Ultra Low-k Dielectric
    Lee, Seok Won
    Jang, Byoung Wook
    Kim, Jong Kook
    Jung, Yoon Ha
    Kim, Young Bae
    Song, Ho Geon
    Kang, Sa Yoon
    Kang, Young Min
    Lee, Sang Man
    Park, Ki Chul
    Ju, Chi Sun
    Kim, Gun Rae
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1613 - 1617
  • [27] Mechanical Stress Management for Electrical Chip-Package Interaction (e-CPI)
    Zhao, Wei
    Nakamoto, Mark
    Ramachandran, Vidhya
    Radojcic, Riko
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1226 - 1230
  • [28] Improvement of interfacial adhesion in chip-package interaction of 65nm node SoC
    Kitsutaka, H
    Suzuki, K
    Inoto, H
    Kawakami, M
    Honda, K
    Hasunuma, M
    Ito, S
    Miyajima, H
    Fujita, K
    Kaneko, H
    Yoda, T
    Oyamatsu, H
    Yamada, S
    Matsuoka, F
    Noguchi, T
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 265 - 268
  • [29] Stress Analysis of the Low-k Layer in a Flip-Chip Package with an Oblong Copper Pillar Bump
    Song, Cha Gyu
    Kwon, Oh Young
    Jung, Hoon Sun
    Sohn, EunSook
    Choa, Sung-Hoon
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2017, 9 (08) : 1139 - 1145
  • [30] Adaptive chip-package thermal analysis for synthesis and design
    Yang, Yonghong
    Gu, Zhenyu
    Zhu, Changyun
    Shang, Li
    Dick, Robert P.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 842 - +