High-Performance Time-to-Digital Conversion on a 16-nm Ultrascale plus FPGA

被引:0
|
作者
Castelvero, Lorenzo [1 ]
Lopez Grande, Ignacio H. [1 ]
Pruneri, Valerio [1 ,2 ]
机构
[1] Barcelona Inst Sci & Technol, Inst Ciencies Foton ICFO, Barcelona 08860, Spain
[2] Inst Catalana Recerca & Estudis Avancats ICREA, Barcelona 08010, Spain
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Field programmable gate arrays; Linearity; Histograms; Codes; Delays; Frequency measurement; Logic; Jitter; Hardware; AC-DC power converters; Analog-to-digital converter (ADC); field-programmable gate array (FPGA); tapped delay-line (TDL); time-to-digital converter (TDC); DELAY-LINE; BIN SIZE; CONVERTER; BOARD;
D O I
10.1109/ACCESS.2024.3477295
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, field-programmable gate arrays (FPGAs) have emerged as promising platforms for implementing picosecond-resolution time-to-digital converters (TDCs). Tapped delay-lines (TDLs) are simple to implement but require careful design decisions for high precision and linearity. Although various implementation strategies have been explored in TDC literature across different FPGA technology nodes, the 16-nm node has only recently begun to receive attention. The goal of this study is to leverage a 16-nm FPGA for TDL-TDCs with the requirement of maintaining implementation simplicity while ensuring top-tier performance. We investigated, combined, and optimized various state-of-the-art TDL techniques using an AMD-Xilinx Zynq Ultrascale+ RFSoC. The 16-nm node offers logic buffers (CARRY8) with low propagation delay, ideal for the construction of TDLs. We designed multi-channel TDCs utilizing both single and multiple carry chain TDLs. Propagating a single signal edge allows the use of a simple, bubble-free ones-counting encoder. Buffer redundancy subdivides the bins of the code density histogram, whose linearity is further enhanced by bin decimation. The optimal placement of the TDL elements is considered, together with the sampling clock frequency and source. We demonstrate the capabilities of the TDCs in terms of full-scale range (FSR), dead time, nominal resolution (LSB), RMS precision, differential and integral nonlinearity, hardware utilization, and power consumption. This method leads to TDCs that are simple to implement yet excel in performance, linearity, and sampling rate. For example, we propose a 4-chain TDC achieving LSB < 4 ps, single shot precision (SSP) < 3 ps, DNL < 1 LSB and INL < 2 LSB.
引用
收藏
页码:149569 / 149579
页数:11
相关论文
共 50 条
  • [21] KINTEX ULTRASCALE'S MULTI-SEGMENT DIGITAL TAPPED DELAY LINES WITH CONTROLLED CHARACTERISTICS FOR PRECISE TIME-TO-DIGITAL CONVERSION
    Frankowski, Robert
    Gurski, Maciej
    Szplet, Ryszard
    METROLOGY AND MEASUREMENT SYSTEMS, 2024, 31 (02) : 417 - 429
  • [22] A 3.9 ps Time-Interval RMS Precision Time-to-Digital Converter Using a Dual-Sampling Method in an UltraScale FPGA
    Wang, Yonggang
    Liu, Chong
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2617 - 2621
  • [23] Adaptive high-performance velocity evaluation based on a high-resolution time-to-digital converter
    Lygouras, John N.
    Pachidis, Theodore P.
    Tarchanidis, Kostas N.
    Kodogiannis, Vassilis S.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (09) : 2035 - 2043
  • [24] A Combination of Multiple Channels of FPGA Based Time-to-Digital Converter for High Time Precision
    Cao, Qiang
    Wang, Yonggang
    Liu, Chong
    2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD), 2016,
  • [25] Power/Energy Minimization Techniques for Variability-Aware High-Performance 16-nm 6T-SRAM
    Samandari-Rad, Jeren
    Hughey, Richard
    IEEE ACCESS, 2016, 4 : 594 - 613
  • [26] A high-resolution and fast-conversion time-to-digital converter
    Hwang, CS
    Chen, PK
    Tsao, HW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 37 - 40
  • [27] A High-Resolution Time-to-Digital Converter on FPGA Using Dynamic Reconfiguration
    Daigneault, Marc-Andre
    David, Jean Pierre
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (06) : 2070 - 2079
  • [28] FPGA-based high area efficient time-to-digital IP design
    Lin, Min-Chuan
    Tsai, Guo-Ruey
    Liu, Chun-Yi
    Chu, Shi-Shien
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1075 - +
  • [29] Recent Developments and Design Challenges of High-Performance Ring Oscillator CMOS Time-to-Digital Converters
    Cheng, Zeng
    Zheng, Xiaoqing
    Deen, M. Jamal
    Peng, Hao
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 235 - 251
  • [30] A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
    Mao, Xiangyu
    Yang, Fei
    Wei, Fang
    Shi, Jiawen
    Cai, Jian
    Cai, Haiwen
    SENSORS, 2022, 22 (06)