High-Performance Time-to-Digital Conversion on a 16-nm Ultrascale plus FPGA

被引:0
|
作者
Castelvero, Lorenzo [1 ]
Lopez Grande, Ignacio H. [1 ]
Pruneri, Valerio [1 ,2 ]
机构
[1] Barcelona Inst Sci & Technol, Inst Ciencies Foton ICFO, Barcelona 08860, Spain
[2] Inst Catalana Recerca & Estudis Avancats ICREA, Barcelona 08010, Spain
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Field programmable gate arrays; Linearity; Histograms; Codes; Delays; Frequency measurement; Logic; Jitter; Hardware; AC-DC power converters; Analog-to-digital converter (ADC); field-programmable gate array (FPGA); tapped delay-line (TDL); time-to-digital converter (TDC); DELAY-LINE; BIN SIZE; CONVERTER; BOARD;
D O I
10.1109/ACCESS.2024.3477295
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, field-programmable gate arrays (FPGAs) have emerged as promising platforms for implementing picosecond-resolution time-to-digital converters (TDCs). Tapped delay-lines (TDLs) are simple to implement but require careful design decisions for high precision and linearity. Although various implementation strategies have been explored in TDC literature across different FPGA technology nodes, the 16-nm node has only recently begun to receive attention. The goal of this study is to leverage a 16-nm FPGA for TDL-TDCs with the requirement of maintaining implementation simplicity while ensuring top-tier performance. We investigated, combined, and optimized various state-of-the-art TDL techniques using an AMD-Xilinx Zynq Ultrascale+ RFSoC. The 16-nm node offers logic buffers (CARRY8) with low propagation delay, ideal for the construction of TDLs. We designed multi-channel TDCs utilizing both single and multiple carry chain TDLs. Propagating a single signal edge allows the use of a simple, bubble-free ones-counting encoder. Buffer redundancy subdivides the bins of the code density histogram, whose linearity is further enhanced by bin decimation. The optimal placement of the TDL elements is considered, together with the sampling clock frequency and source. We demonstrate the capabilities of the TDCs in terms of full-scale range (FSR), dead time, nominal resolution (LSB), RMS precision, differential and integral nonlinearity, hardware utilization, and power consumption. This method leads to TDCs that are simple to implement yet excel in performance, linearity, and sampling rate. For example, we propose a 4-chain TDC achieving LSB < 4 ps, single shot precision (SSP) < 3 ps, DNL < 1 LSB and INL < 2 LSB.
引用
收藏
页码:149569 / 149579
页数:11
相关论文
共 50 条
  • [31] Performance analysis and IP Core Implementation of two high performance time-to-digital converters on Xilinx 7-series FPGA
    Wang, Yonggang
    Zhou, Xiaoyu
    Kong, Xiaoguang
    Hu, Yang
    Wang, Ran
    Kuang, Jie
    Cao, Qiang
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2021, 1020
  • [32] A high resolution Time-to-Digital Converter on FPGA for Time-Correlated Single Photon Counting
    Yuan, Qiuchen
    Zhang, Bowei
    Wu, Jerry
    Zaghloul, Mona E.
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 900 - 903
  • [33] High-Precision Time-to-Digital Conversion for Calibration of Outphasing Radio Transmitters
    Boopathy, Dhanashree
    Cheung, Tze Hin
    Spelman, Andrei
    Ghosh, Agnimesh
    Lampu, Vesa
    Anttila, Lauri
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    Unnikrishnan, Vishnu
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [34] Implementation of High-Resolution Time-to-Digital Converters on two different FPGA devices
    Cicalese, R.
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    ASTROPARTICLE, PARTICLE AND SPACE PHYSICS, DETECTORS AND MEDICAL PHYSICS APPLICATIONS, 2008, 4 : 50 - +
  • [35] High resolution time-to-digital converter using low resources FPGA for time-of-flight measurement
    Ramzy, Safwat M.
    Hares, Khadiga
    MICROELECTRONICS JOURNAL, 2020, 101
  • [36] Assessment of the Bundle SNSPD Plus FPGA-Based TDC for High-Performance Time Measurements
    Garzetti, Fabio
    Lusardi, Nicola
    Ronconi, Enrico
    Costa, Andrea
    Velez, Santiago Tarrago
    Galland, Christophe
    Geraci, Angelo
    IEEE ACCESS, 2022, 10 : 127894 - 127910
  • [37] A 6.6 ps RMS resolution time-to-digital converter using interleaved sampling method in a 28 nm FPGA
    Xia, Haojie
    Cao, Guiping
    Dong, Ning
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2019, 90 (04):
  • [38] An 8.8 ps RMS Resolution Time-To-Digital Converter Implemented in a 60 nm FPGA with Real-Time Temperature Correction
    Song, Zhipeng
    Zhao, Zhixiang
    Yu, Hongsen
    Yang, Jingwu
    Zhang, Xi
    Sui, Tengjie
    Xu, Jianfeng
    Xie, Siwei
    Huang, Qiu
    Peng, Qiyu
    SENSORS, 2020, 20 (08)
  • [39] Implementation of Low-Power and High-Performance Asynchronous Dual-Rail Join Using Domino Logic Gates in 16-nm Technology
    Rezaei, Hossein
    Moghaddam, Soodeh Aghli
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 142 - 147
  • [40] High resolution readout of metal oxide gas sensors using time-to-digital conversion
    Brunsmann, U.
    Tille, Th.
    ELECTRONICS LETTERS, 2006, 42 (20) : 1148 - 1149