High-Performance Time-to-Digital Conversion on a 16-nm Ultrascale plus FPGA

被引:0
|
作者
Castelvero, Lorenzo [1 ]
Lopez Grande, Ignacio H. [1 ]
Pruneri, Valerio [1 ,2 ]
机构
[1] Barcelona Inst Sci & Technol, Inst Ciencies Foton ICFO, Barcelona 08860, Spain
[2] Inst Catalana Recerca & Estudis Avancats ICREA, Barcelona 08010, Spain
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Field programmable gate arrays; Linearity; Histograms; Codes; Delays; Frequency measurement; Logic; Jitter; Hardware; AC-DC power converters; Analog-to-digital converter (ADC); field-programmable gate array (FPGA); tapped delay-line (TDL); time-to-digital converter (TDC); DELAY-LINE; BIN SIZE; CONVERTER; BOARD;
D O I
10.1109/ACCESS.2024.3477295
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, field-programmable gate arrays (FPGAs) have emerged as promising platforms for implementing picosecond-resolution time-to-digital converters (TDCs). Tapped delay-lines (TDLs) are simple to implement but require careful design decisions for high precision and linearity. Although various implementation strategies have been explored in TDC literature across different FPGA technology nodes, the 16-nm node has only recently begun to receive attention. The goal of this study is to leverage a 16-nm FPGA for TDL-TDCs with the requirement of maintaining implementation simplicity while ensuring top-tier performance. We investigated, combined, and optimized various state-of-the-art TDL techniques using an AMD-Xilinx Zynq Ultrascale+ RFSoC. The 16-nm node offers logic buffers (CARRY8) with low propagation delay, ideal for the construction of TDLs. We designed multi-channel TDCs utilizing both single and multiple carry chain TDLs. Propagating a single signal edge allows the use of a simple, bubble-free ones-counting encoder. Buffer redundancy subdivides the bins of the code density histogram, whose linearity is further enhanced by bin decimation. The optimal placement of the TDL elements is considered, together with the sampling clock frequency and source. We demonstrate the capabilities of the TDCs in terms of full-scale range (FSR), dead time, nominal resolution (LSB), RMS precision, differential and integral nonlinearity, hardware utilization, and power consumption. This method leads to TDCs that are simple to implement yet excel in performance, linearity, and sampling rate. For example, we propose a 4-chain TDC achieving LSB < 4 ps, single shot precision (SSP) < 3 ps, DNL < 1 LSB and INL < 2 LSB.
引用
收藏
页码:149569 / 149579
页数:11
相关论文
共 50 条
  • [41] High-resolution time-to-digital converter utilising fractional difference conversion scheme
    Xing, N.
    Shin, W. -Y.
    Jeong, D. -K.
    Kim, S.
    ELECTRONICS LETTERS, 2010, 46 (06) : 398 - U32
  • [42] A High-Precision Folding Time-to-Digital Converter Implemented in Kintex-7 FPGA
    Zhou, Yonghang
    Wang, Yonggang
    Song, Zhengqi
    Kong, Xiaoguang
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [43] High-resolution and multi-channel time interval counter using time-to-digital converter and FPGA
    Zhang, Huijun
    Li, Xiaohui
    Bian, Yujing
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 1324 - 1326
  • [44] A Nonlinearity Minimization-Oriented Resource-Saving Time-to-Digital Converter Implemented in a 28 nm Xilinx FPGA
    Wang, Yonggang
    Liu, Chong
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (05) : 2003 - 2009
  • [45] Implementation of a high precision multi-measurement time-to-digital convertor on a Kintex-7 FPGA
    Kuang, Jie
    Wang, Yonggang
    Cao, Qiang
    Liu, Chong
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2018, 891 : 37 - 41
  • [46] A high-precision time-to-digital converter using a two-level conversion scheme
    Hwang, CS
    Chen, P
    Tsao, HW
    2003 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-5, 2004, : 174 - 176
  • [47] A high-precision time-to-digital converter using a two-level conversion scheme
    Hwang, CS
    Chen, P
    Tsao, HW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (04) : 1349 - 1352
  • [48] High-resolution flash time-to-digital conversion and calibration for system-on-chip testing
    Levine, PM
    Roberts, GW
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03): : 415 - 426
  • [49] A local passive time interpolation concept for variation-tolerant high-resolution time-to-digital conversion
    Henzler, Stephan
    Koeppe, Siegmar
    Lorenz, Dominik
    Kamp, Winfried
    Kuenemund, Ronald
    Schmitt-Landsiedel, Doris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1666 - 1676
  • [50] High-Precision Time Interval Measurement Method Based on Sliding Scaled Time-to-Digital Conversion Circuit
    Wu, Jin
    Zhong, Ruiming
    Sui, Yuanfeng
    Zhao, Yang
    Wan, Chenggong
    Zheng, Lixia
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2022, 71