A Novel Technique to Design GNRFET Based Ternary Logic Circuits for High-Performance Applications

被引:0
|
作者
Venkatramana, P. [1 ]
Basha, Shaik Javid [2 ]
Sankarnath, V. [2 ]
Rao, Y. Mallikarjuna [2 ]
Subramanyam, M.V. [2 ]
机构
[1] Mohan Babu University, Tirupati, India
[2] Santhiram Engineering College, Nandyal, India
关键词
Computer aided logic design - Delay circuits - Graphene nanoribbon - Graphene transistors - Integrated circuit design - Integrated circuit interconnects - Integrated circuit manufacture - Many valued logics - Printed circuit design - Structural analysis - Threshold logic - Transistor transistor logic circuits;
D O I
10.1134/S1063739724600365
中图分类号
学科分类号
摘要
Abstract: A two-valued logic design has a large number of nodes and connections, which results in a high delay and high-power dissipation. The ternary logic is an alternate solution to avoid problems with traditional two-valued logic. The ternary logic offers high band width, less interconnection length, lower chip area, more computation, and logical operations. In this paper, the ternary logic complicated schematics such as half- and full-adders are proposed. The proposed half and full adders are developed utilizing futuristic technology i.e., graphene nanoribbon transistor (GNRFET). The remarkable characteristics of GNRFET made it a promising contender for ternary logic circuit designs. The GNRFET threshold voltage (Vth) is obtained by varying graphene nanoribbon (GNR) dimer lines (n). The proposed ternary adders are developed and simulated in HSPICE simulator. The performance like delay, power, power-delay-product (PDP) and energy-delay-product (EDP) are investigated for presented adders. Furthermore, the acquired performance values are compared to conventional carbon nanotube FET (CNTFET) designs. From the study, it is observed that GNRFET ternary adders showed improved delay, PDP and EDP up to 69.46, 87.67 and 88.32% over the existing CNTFET-based designs. While increase in power dissipation of 42.74%. © Pleiades Publishing, Ltd. 2024. ISSN 1063-7397, Russian Microelectronics, 2024, Vol. 53, No. 5, pp. 492–499. Pleiades Publishing, Ltd., 2024.
引用
收藏
页码:492 / 499
页数:7
相关论文
共 50 条
  • [41] Design and implementation of ternary adder for High-Performance arithmetic applications by using CNTFET material
    Panwar, Uday
    Sharma, Parul
    MATERIALS TODAY-PROCEEDINGS, 2022, 63 : 773 - 777
  • [42] Design and Applications of Magnetic Tunnel Junction Based Logic Circuits
    Mahmoudi, Hiwa
    Windbacher, Thomas
    Sverdlov, Viktor
    Selberherr, Siegfried
    2013 9TH CONFERENCE ON PH. D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2013), 2013, : 157 - 160
  • [43] An Optimal Gate Design for the Synthesis of Ternary Logic Circuits
    Kim, Sunmean
    Lim, Taeho
    Kang, Seokhyeong
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 476 - 481
  • [44] Design of Ternary Logic Combinational Circuits Based on Quantum Dot Gate FETs
    Karmakar, Supriya
    Chandy, John A.
    Jain, Faquir C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 793 - 806
  • [45] Design of ternary logic gates and circuits using GNRFETs
    Madhuri, Badugu Divya
    Sunithamani, Subramani
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 972 - 979
  • [46] Novel CNFET ternary circuit techniques for high-performance and energy-efficient design
    Tabrizchi, Sepehr
    Taheri, MohammadReza
    Navi, Keivan
    Bagherzadeh, Nader
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 193 - 202
  • [47] A novel ternary composite aerogel for high-performance supercapacitor
    Akbar, Abdul Rehman
    Tian, Wenwen
    Qadir, Muhammad Bilal
    Khaliq, Zubair
    Liu, Zhikang
    Tahir, Muhammad
    Hu, Yang
    Xiong, Chuanxi
    Yang, Quanling
    COLLOIDS AND SURFACES A-PHYSICOCHEMICAL AND ENGINEERING ASPECTS, 2021, 610
  • [48] Complementary Logic Circuits Based on High-Performance n-Type Organic Electrochemical Transistors
    Sun, Hengda
    Vagin, Mikhail
    Wang, Suhao
    Crispin, Xavier
    Forchheimer, Robert
    Berggren, Magnus
    Fabiano, Simone
    ADVANCED MATERIALS, 2018, 30 (09)
  • [49] AUTOMATIC TRANSISTOR SIZING IN HIGH-PERFORMANCE CMOS LOGIC-CIRCUITS
    HOPPE, B
    NEUENDORF, G
    SCHMITTLANDSIEDEL, D
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : E25 - E27
  • [50] Educational Design of High-Performance Arithmetic Circuits on FPGA
    Cappuccino, G
    Cappuccino, G
    Corsonello, P
    Perri, S
    IEEE TRANSACTIONS ON EDUCATION, 1999, 42 (04) : 366 - 366