A Novel Technique to Design GNRFET Based Ternary Logic Circuits for High-Performance Applications

被引:0
|
作者
Venkatramana, P. [1 ]
Basha, Shaik Javid [2 ]
Sankarnath, V. [2 ]
Rao, Y. Mallikarjuna [2 ]
Subramanyam, M.V. [2 ]
机构
[1] Mohan Babu University, Tirupati, India
[2] Santhiram Engineering College, Nandyal, India
关键词
Computer aided logic design - Delay circuits - Graphene nanoribbon - Graphene transistors - Integrated circuit design - Integrated circuit interconnects - Integrated circuit manufacture - Many valued logics - Printed circuit design - Structural analysis - Threshold logic - Transistor transistor logic circuits;
D O I
10.1134/S1063739724600365
中图分类号
学科分类号
摘要
Abstract: A two-valued logic design has a large number of nodes and connections, which results in a high delay and high-power dissipation. The ternary logic is an alternate solution to avoid problems with traditional two-valued logic. The ternary logic offers high band width, less interconnection length, lower chip area, more computation, and logical operations. In this paper, the ternary logic complicated schematics such as half- and full-adders are proposed. The proposed half and full adders are developed utilizing futuristic technology i.e., graphene nanoribbon transistor (GNRFET). The remarkable characteristics of GNRFET made it a promising contender for ternary logic circuit designs. The GNRFET threshold voltage (Vth) is obtained by varying graphene nanoribbon (GNR) dimer lines (n). The proposed ternary adders are developed and simulated in HSPICE simulator. The performance like delay, power, power-delay-product (PDP) and energy-delay-product (EDP) are investigated for presented adders. Furthermore, the acquired performance values are compared to conventional carbon nanotube FET (CNTFET) designs. From the study, it is observed that GNRFET ternary adders showed improved delay, PDP and EDP up to 69.46, 87.67 and 88.32% over the existing CNTFET-based designs. While increase in power dissipation of 42.74%. © Pleiades Publishing, Ltd. 2024. ISSN 1063-7397, Russian Microelectronics, 2024, Vol. 53, No. 5, pp. 492–499. Pleiades Publishing, Ltd., 2024.
引用
收藏
页码:492 / 499
页数:7
相关论文
共 50 条
  • [31] A Novel Adiabatic Technique for Energy Efficient Logic Circuits Design
    Chugh, Chetan
    Kaur, Pawandeep
    Gupta, Tarun Kumar
    Dadoria, Ajay Kumar
    2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 449 - 455
  • [32] High-Performance Light Emitting Diode Lighting Circuits and Their Interior Design Applications
    Wang, Bingfu
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2024, 19 (02) : 161 - 168
  • [33] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [34] CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 217 - 225
  • [35] DESIGN OF HIGH-PERFORMANCE INTEGRATED-CIRCUITS
    JONES, KL
    OLDHAM, HE
    GEC-JOURNAL OF SCIENCE & TECHNOLOGY, 1982, 48 (02): : 61 - 68
  • [36] High-performance logic circuits constructed on single CdS nanowires
    Ma, Ren-Min
    Dai, Lun
    Huo, Hai-Bin
    Xu, Wan-Jin
    Oin, G. G.
    NANO LETTERS, 2007, 7 (11) : 3300 - 3304
  • [37] Hardware Implementation of High-Performance Fuzzy Computations Based on Programmable Logic Integrated Circuits
    A. E. Vasil’ev
    G. S. Vasil’yanov
    D. F. Cabezas Tapia
    A. E. Pereverzev
    Nguyen Boi Hue
    Journal of Communications Technology and Electronics, 2017, 62 : 1414 - 1426
  • [38] Hardware Implementation of High-Performance Fuzzy Computations Based on Programmable Logic Integrated Circuits
    Vasil'ev, A. E.
    Vasil'yanov, G. S.
    Tapia, D. F. Cabezas
    Pereverzev, A. E.
    Nguyen Boi Hue
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2017, 62 (12) : 1414 - 1426
  • [39] Novel TFET Circuits for High-Performance Energy-Efficient Heterogeneous MOSFET/TFET Logic
    Morris, Daniel H.
    Avci, Uygar E.
    Vaidyanathan, Kaushik
    Liu, Huichu
    Karnik, Tanay
    Young, Ian A.
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [40] High-Speed Ternary Half adder based on GNRFET
    Nayeri, Mahdieh
    Keshavarzian, Peiman
    Nayeri, Maryam
    JOURNAL OF NANOANALYSIS, 2019, 6 (03): : 193 - 198