A Novel Technique to Design GNRFET Based Ternary Logic Circuits for High-Performance Applications

被引:0
|
作者
Venkatramana, P. [1 ]
Basha, Shaik Javid [2 ]
Sankarnath, V. [2 ]
Rao, Y. Mallikarjuna [2 ]
Subramanyam, M.V. [2 ]
机构
[1] Mohan Babu University, Tirupati, India
[2] Santhiram Engineering College, Nandyal, India
关键词
Computer aided logic design - Delay circuits - Graphene nanoribbon - Graphene transistors - Integrated circuit design - Integrated circuit interconnects - Integrated circuit manufacture - Many valued logics - Printed circuit design - Structural analysis - Threshold logic - Transistor transistor logic circuits;
D O I
10.1134/S1063739724600365
中图分类号
学科分类号
摘要
Abstract: A two-valued logic design has a large number of nodes and connections, which results in a high delay and high-power dissipation. The ternary logic is an alternate solution to avoid problems with traditional two-valued logic. The ternary logic offers high band width, less interconnection length, lower chip area, more computation, and logical operations. In this paper, the ternary logic complicated schematics such as half- and full-adders are proposed. The proposed half and full adders are developed utilizing futuristic technology i.e., graphene nanoribbon transistor (GNRFET). The remarkable characteristics of GNRFET made it a promising contender for ternary logic circuit designs. The GNRFET threshold voltage (Vth) is obtained by varying graphene nanoribbon (GNR) dimer lines (n). The proposed ternary adders are developed and simulated in HSPICE simulator. The performance like delay, power, power-delay-product (PDP) and energy-delay-product (EDP) are investigated for presented adders. Furthermore, the acquired performance values are compared to conventional carbon nanotube FET (CNTFET) designs. From the study, it is observed that GNRFET ternary adders showed improved delay, PDP and EDP up to 69.46, 87.67 and 88.32% over the existing CNTFET-based designs. While increase in power dissipation of 42.74%. © Pleiades Publishing, Ltd. 2024. ISSN 1063-7397, Russian Microelectronics, 2024, Vol. 53, No. 5, pp. 492–499. Pleiades Publishing, Ltd., 2024.
引用
收藏
页码:492 / 499
页数:7
相关论文
共 50 条
  • [21] LSI FOR HIGH-PERFORMANCE LOGIC APPLICATIONS
    STRUBE, AR
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1968, ED15 (06) : 409 - &
  • [22] An Efficient Design Methodology for CNFET based Ternary Logic Circuits
    Vudadha, Chetan
    Phaneendra, Sai P.
    Srinivas, M. B.
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2016, : 278 - 283
  • [23] 2:1 Multiplexer Based Design for Ternary Logic Circuits
    Vudadha, Chetan
    Katragadda, Sowmya
    Phaneendra, Sai P.
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 46 - 51
  • [24] Mechanically Flexible and High-Performance CMOS Logic Circuits
    Honda, Wataru
    Arie, Takayuki
    Akita, Seiji
    Takei, Kuniharu
    SCIENTIFIC REPORTS, 2015, 5
  • [25] Phase-mode circuits for high-performance logic
    Onomi, T
    Mizugaki, Y
    Satoh, H
    Yamashita, T
    Nakajima, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (10) : 1608 - 1617
  • [26] Mechanically Flexible and High-Performance CMOS Logic Circuits
    Wataru Honda
    Takayuki Arie
    Seiji Akita
    Kuniharu Takei
    Scientific Reports, 5
  • [27] Phase-mode circuits for high-performance logic
    Tohoku Univ, Sendai-shi, Japan
    IEICE Trans Electron, 10 (1608-1617):
  • [28] HIGH PERFORMANCE GNRFET BASED SERIALIZER
    Yadav, Avinash
    Patnala, Mounica
    Rizkalla, Maher
    PROCEEDINGS OF THE 2019 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2019, : 458 - 464
  • [29] High-performance multivalued logic circuits based on optically tunable antiambipolar transistors
    Panigrahi, Debdatta
    Hayakawa, Ryoma
    Wakayama, Yutaka
    JOURNAL OF MATERIALS CHEMISTRY C, 2022, 10 (14) : 5559 - 5566
  • [30] A Novel Low Power, High Performance Design Technique for Domino Logic
    Kavatkar, Sunil
    Gidaye, Girish
    2015 IEEE BOMBAY SECTION SYMPOSIUM (IBSS), 2015,