Design of ternary logic gates and circuits using GNRFETs

被引:17
|
作者
Madhuri, Badugu Divya [1 ]
Sunithamani, Subramani [1 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Elect & Commun Engn Dept, Guntur 522502, Andhra Pradesh, India
关键词
ternary logic; adders; logic gates; nanoribbons; nanoelectronics; field effect transistors; logic design; logic circuits; SPICE; graphene devices; ternary logic gates; digital logic gates; binary logic; low-complex speed; energy-efficient circuits; digital design; multithreshold graphene nanoribbon field-effect transistors; basic logic gates; universal logic gates; ternary half adder; complex arithmetic circuits; ternary logic circuits; propagation delay; GNRFET-based circuits; low-complex circuits; high-speed circuits; GNRFET threshold voltage control; functional verification; C; ENERGY-EFFICIENT; HIGH-PERFORMANCE; INVERTER; GRAPHENE;
D O I
10.1049/iet-cds.2019.0427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, the design of digital logic gates and circuits in ternary logic is presented. The ternary logic is observed to be a better alternative to the traditional binary logic because it offers faster computations, smaller chip area, and lesser interconnects. Thus, it allows designing the low-complex, high-speed, and energy-efficient circuits in future digital design. A novel technique is proposed to design the ternary logic gates using multi-threshold graphene nanoribbon field-effect transistors (GNRFETs). The GNRFET threshold voltage is controlled by the width of the graphene nanoribbon, which is defined by the dimer lines number. Three different inverters are designed namely standard, positive, and negative inverters along with the basic and universal logic gates. Additionally, the ternary half adder and full adder are proposed that further helps to design the complex arithmetic circuits. All the proposed ternary logic circuits have been extensively simulated in SPICE for functional verification and performance analysis. The performance of the proposed ternary logic circuits is compared with the existing designs presented in the literature. The comparison results show that the propagation delay and circuit area of GNRFET-based circuits are reduced with an average of 41.3 and 64%, respectively, than the existing ternary circuits.
引用
收藏
页码:972 / 979
页数:8
相关论文
共 50 条
  • [1] ON THE DESIGN OF CMOS TERNARY LOGIC-CIRCUITS USING T-GATES
    CHEW, BP
    MOUFTAH, HT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 63 (02) : 229 - 239
  • [2] DESIGN OF TERNARY LOGIC CIRCUITS USING M-NAND AND NOT GATES.
    Odaka, Akio
    Satoh, Kunio
    1600, (16):
  • [3] Energy efficient design of unbalanced ternary logic gates and arithmetic circuits using CNTFET
    Khurshid, Tabassum
    Singh, Vikram
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 163
  • [4] CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 217 - 225
  • [5] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [6] Design of Ternary Logic Circuits Using GNRFET and RRAM
    Shaik Javid Basha
    P. Venkatramana
    Circuits, Systems, and Signal Processing, 2023, 42 : 7335 - 7356
  • [7] Design of Ternary Logic Circuits Using GNRFET and RRAM
    Basha, Shaik Javid
    Venkatramana, P.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (12) : 7335 - 7356
  • [8] Design of Ternary Logic and Arithmetic Circuits Using GNRFET
    Sandhie, Zarin Tasnim
    Ahmed, Farid Uddin
    Chowdhury, Masud H.
    IEEE OPEN JOURNAL OF NANOTECHNOLOGY, 2020, 1 : 77 - 87
  • [9] An energy-efficient design of ternary SRAM using GNRFETs
    Orouji, Maedeh
    Abbasian, Erfan
    Gholipour, Morteza
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [10] An Efficient Technique to Design Ternary Logic Schematics with Pseudo N-GNRFETs
    P. Raghu Ramaiah
    Shaik Javid Basha
    Y. Mallikarjuna Rao
    Russian Microelectronics, 2024, 53 (Suppl 1) : S68 - S74