3-D Self-Aligned Stacked Ge Nanowires Complementary FET Featuring Single Gate Simple Process

被引:0
|
作者
Lin, Yi-Wen [1 ]
Chen, Bo-An [1 ]
Huang, Kai-Wei [1 ]
Chen, Bo-Xu [1 ]
Luo, Guang-Li [2 ]
Wu, Yung-Chun [1 ]
Hou, Fu-Ju [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
[2] Taiwan Semicond Res Inst, Hsinchu 300091, Taiwan
关键词
Germanium; Logic gates; Diamonds; Etching; Anisotropic; Voltage; Nanowires; Surface orientation; Ge nanowire (NW); gate-all-around (GAA); single gate; complementary FET;
D O I
10.1109/LED.2024.3448477
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, we experimentally demonstrated a state-of-the-art three-dimensional (3-D) self-aligned stacked hetero-oriented p-type Ge rectangle nanowire (NW) gate-all-around field-effect transistor (GAAFET) on n-type Ge diamond NW GAAFET of single-gate complementary FET (CFET). Anisotropic and isotropic dry etching processes are used to form the stacked NWs. Using Ge as the channel material with its optimal surface orientations of (111) for diamond NW nFET and (110) for rectangle NW pFET can enhance the device performance. The 3-D TCAD simulation indicates outperformance of the CFET device for 1-nm node applications. The proposed CFET structure can simplify the manufacturing technology and be fully compatible with current CMOS technology platform.
引用
收藏
页码:2013 / 2016
页数:4
相关论文
共 50 条
  • [1] 3-D Self-Aligned Stacked Ge Nanowire pGAAFET on Si nFinFET of Single Gate CFET
    Lin, Yi-Wen
    Lin, Shan-Wen
    Chen, Bo-An
    Sun, Chong-Jhe
    Yan, Siao-Cheng
    Luo, Guang-Li
    Wu, Yung-Chun
    Hou, Fu-Ju
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2023, 11 : 480 - 484
  • [2] Fabrication of 1 μm gate diamond FET using self-aligned gate process
    Umezawa, H
    Kitatani, K
    Kinumura, K
    Seto, N
    Tsugawa, K
    Kawarada, H
    NEW DIAMOND AND FRONTIER CARBON TECHNOLOGY, 1999, 9 (02): : 151 - 153
  • [3] Fabrication of 1 μm Gate Diamond FET Using Self-Aligned Gate Process
    Umezawa, Hitoshi
    Kitatani, Kenich
    Kinumura, Kengo
    Seto, Nobuyuki
    Tsugawa, Kazuo
    Kawarada, Hiroshi
    New Diamond and Frontier Carbon Technology, 9 (02): : 151 - 153
  • [4] Self-aligned Ge nMOSFETs with gate-last process on GeOI platform
    Zhang, Yi
    Han, Genquan
    Liu, Yan
    Liu, Huan
    Li, Jing
    Hao, Yue
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 219 - 221
  • [5] Novel process for fully self-aligned planar ultrathin body Double-Gate FET
    Shenoy, RS
    Saraswat, KC
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 190 - 191
  • [6] 3-D Modeling of Fringe Gate Capacitance in Complementary FET (CFET)
    Yang, Xiaoqiao
    Sun, Yabin
    Liu, Ziyu
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 5978 - 5984
  • [7] Realization of CMOS operation in 3-dimensional stacked FET with self-aligned direct backside contact
    Park, Juhun
    Park, Jaehyun
    Park, Jejune
    Hwang, Kyuman
    Yun, Jinchan
    Kim, Dahye
    Park, Sungil
    Yang, Jinwook
    Jeong, Jae Won
    Yun, Chuljin
    Bae, Jinho
    Huh, Daihong
    Yeon, Deukho
    Kim, Sanghyeon
    Baek, Seungeun
    Son, Soomin
    Lee, Junghan
    Kim, Tae-Sun
    Lee, Seungjun
    Lee, Sun-Jung
    Park, Sang Wuk
    Kuh, Bong Jin
    Ha, Daewon
    Hyun, Sangjin
    Ahn, Su Jin
    Song, Jaihyuk
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (12)
  • [8] Realization of CMOS operation in 3-dimensional stacked FET with self-aligned direct backside contact
    Park, Juhun
    Park, Jaehyun
    Park, Jejune
    Hwang, Kyuman
    Yun, Jinchan
    Kim, Dahye
    Park, Sungil
    Yang, Jinwook
    Jeong, Jae Won
    Yun, Chuljin
    Bae, Jinho
    Huh, Daihong
    Yeon, Deukho
    Kim, Sanghyeon
    Baek, Seungeun
    Son, Soomin
    Lee, Junghan
    Kim, Tae-Sun
    Lee, Seungjun
    Lee, Sun-Jung
    Park, Sang Wuk
    Kuh, Bong Jin
    Ha, Daewon
    Hyun, Sangjin
    Ahn, Su Jin
    Song, Jaihyuk
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 63 (12):
  • [9] 3D SELF-ALIGNED FABRICATION OF SUSPENDED NANOWIRES BY CRYSTALLOGRAPHIC NANOLITHOGRAPHY
    Berenschot, Erwin J. W.
    Pordeli, Yasser
    Kooijman, Lucas J.
    Janssens, Yves L.
    Tiggelaar, Roald M.
    Tas, Niels R.
    2023 IEEE 36TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, MEMS, 2023, : 639 - 642
  • [10] A viable self-aligned bottom-gate MOS transistor technology for deep submicron 3-D SRAM
    Zhang, SD
    Chan, ACK
    Han, RQ
    Huang, R
    Liu, XY
    Wang, YY
    Ko, PK
    Chan, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1952 - 1960