3-D Self-Aligned Stacked Ge Nanowires Complementary FET Featuring Single Gate Simple Process

被引:0
|
作者
Lin, Yi-Wen [1 ]
Chen, Bo-An [1 ]
Huang, Kai-Wei [1 ]
Chen, Bo-Xu [1 ]
Luo, Guang-Li [2 ]
Wu, Yung-Chun [1 ]
Hou, Fu-Ju [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
[2] Taiwan Semicond Res Inst, Hsinchu 300091, Taiwan
关键词
Germanium; Logic gates; Diamonds; Etching; Anisotropic; Voltage; Nanowires; Surface orientation; Ge nanowire (NW); gate-all-around (GAA); single gate; complementary FET;
D O I
10.1109/LED.2024.3448477
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, we experimentally demonstrated a state-of-the-art three-dimensional (3-D) self-aligned stacked hetero-oriented p-type Ge rectangle nanowire (NW) gate-all-around field-effect transistor (GAAFET) on n-type Ge diamond NW GAAFET of single-gate complementary FET (CFET). Anisotropic and isotropic dry etching processes are used to form the stacked NWs. Using Ge as the channel material with its optimal surface orientations of (111) for diamond NW nFET and (110) for rectangle NW pFET can enhance the device performance. The 3-D TCAD simulation indicates outperformance of the CFET device for 1-nm node applications. The proposed CFET structure can simplify the manufacturing technology and be fully compatible with current CMOS technology platform.
引用
收藏
页码:2013 / 2016
页数:4
相关论文
共 50 条
  • [21] A Novel Approach to Generate Self-aligned Ge/SiO2/SiGe Gate-stacking Structures in a Single Fabrication Step
    Lai, Wei-Ting
    Yang, Kuo-Ching
    Hsu, Ting-Chia
    Liao, Po-Hsiang
    George, Thomas
    Li, Pei-Wen
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [22] A novel fully self-aligned SiGe:C HBT architecture featuring a single-step epitaxial collector-base process
    Donkers, J. J. T. M.
    Kramer, M. C. J. C. M.
    Van Huylenbroeck, S.
    Choi, L. J.
    Meunier-Beillard, P.
    Sibaja-Hernandez, A.
    Boccardi, G.
    van Noort, W.
    Hurkx, G. A. M.
    Vanhoucke, T.
    Vleugels, F.
    Winderickx, G.
    Kunnen, E.
    Peeters, S.
    Baute, D.
    De Vos, B.
    Vandeweyer, T.
    Loo, R.
    Venegas, R.
    Pijper, R.
    Voogt, F. C.
    Decoutere, S.
    Hijzen, E. A.
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 655 - +
  • [23] A SELF-ALIGNED GATE-III-V HETEROSTRUCTURE FET PROCESS FOR ULTRAHIGH-SPEED DIGITAL AND MIXED ANALOG DIGITAL LSI/VLSI CIRCUITS
    AKINWANDE, AI
    RUDEN, PR
    HAN, CJ
    GRIDER, DE
    NARUM, DH
    NOHAVA, TE
    NOHAVA, JC
    ARCH, DK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (10) : 2204 - 2216
  • [24] TCAD-Based RF performance prediction and process optimization of 3D monolithically stacked complementary FET
    Chang, Shu-Wei
    Chou, Jia-Hon
    Lee, Wen-Hsi
    Lee, Yao-Jen
    Lu, Darsen D.
    SOLID-STATE ELECTRONICS, 2023, 201
  • [25] Highly Stable Self-Aligned Ni-InGaAs and Non-Self-Aligned Mo Contact for Monolithic 3-D Integration of InGaAs MOSFETs
    Kim, Sanghyeon
    Kim, Seong Kwang
    Shin, Sanghoon
    Han, Jae-Hoon
    Geum, Dae-Myeong
    Shim, Jae-Phil
    Lee, Subin
    Kim, Hansung
    Ju, Gunwu
    Song, Jin Dong
    Alam, M. A.
    Kim, Hyung-Jun
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01): : 869 - 877
  • [26] Process Variation on Arch-structured Gate Stacked Array 3-D NAND Flash Memory
    Baek, Myung-Hyun
    Kim, Do-Bin
    Kim, Seunghyun
    Lee, Sang-Ho
    Park, Byung-Gook
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (02) : 260 - 264
  • [27] FABRICATION OF FULLY SELF-ALIGNED 3-D CMOS STRUCTURES BY HIGH DOSE NITROGEN ION IMPLANTATION.
    Kenyon, P.
    IEEE Transactions on Electron Devices, 1986, ED-33 (11)
  • [28] Ultra-Small Butt-Joint Ge Photodetector Featuring Self-Aligned In-situ Doping and CMP-Free Novel CVD Process
    Miura, M.
    Fujikata, J.
    Noguchi, M.
    Arakawa, Y.
    2014 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2014,
  • [29] First Demonstration of Monolithic 3D Self-aligned GeSi Channel and Common Gate Complementary FETs by CVD Epitaxy Using Multiple P/N Junction Isolation
    Tu, Chien-Te
    Liu, Yi-Chun
    Huang, Bo-Wei
    Chen, Yu-Rui
    Hsieh, Wan-Hsuan
    Tsai, Chung-En
    Chueh, Shee-Jier
    Cheng, Chun-Yi
    Ma, Yichen
    Liu, C. W.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [30] Self-aligned coupling waveguides experimentally formed by two-photon photochemistry for 3-D integrated optical interconnects
    Yoshimura, Tetsuzo
    Yasuda, Shunya
    Yamaura, Hideaki
    Yamada, Yusuke
    Takashima, Masataka
    Ito, Riku
    Hamazaki, Tomoya
    OPTICS COMMUNICATIONS, 2019, 430 : 284 - 292