3-D Self-Aligned Stacked Ge Nanowires Complementary FET Featuring Single Gate Simple Process

被引:0
|
作者
Lin, Yi-Wen [1 ]
Chen, Bo-An [1 ]
Huang, Kai-Wei [1 ]
Chen, Bo-Xu [1 ]
Luo, Guang-Li [2 ]
Wu, Yung-Chun [1 ]
Hou, Fu-Ju [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
[2] Taiwan Semicond Res Inst, Hsinchu 300091, Taiwan
关键词
Germanium; Logic gates; Diamonds; Etching; Anisotropic; Voltage; Nanowires; Surface orientation; Ge nanowire (NW); gate-all-around (GAA); single gate; complementary FET;
D O I
10.1109/LED.2024.3448477
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, we experimentally demonstrated a state-of-the-art three-dimensional (3-D) self-aligned stacked hetero-oriented p-type Ge rectangle nanowire (NW) gate-all-around field-effect transistor (GAAFET) on n-type Ge diamond NW GAAFET of single-gate complementary FET (CFET). Anisotropic and isotropic dry etching processes are used to form the stacked NWs. Using Ge as the channel material with its optimal surface orientations of (111) for diamond NW nFET and (110) for rectangle NW pFET can enhance the device performance. The 3-D TCAD simulation indicates outperformance of the CFET device for 1-nm node applications. The proposed CFET structure can simplify the manufacturing technology and be fully compatible with current CMOS technology platform.
引用
收藏
页码:2013 / 2016
页数:4
相关论文
共 50 条
  • [41] Static and Dynamic Response Comparison of Printed, Single- and Dual-Gate 3-D Complementary Organic TFT Inverters
    Kwon, Jimin
    Matsui, Hiroyuki
    Kim, Woojo
    Tokito, Shizuo
    Jung, Sungjune
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (08) : 1277 - 1280
  • [42] Plasma PH3-Passivated High Mobility Inversion InGaAs MOSFET Fabricated with Self-Aligned Gate-First Process and HfO2/TaN Gate Stack
    Lin, Jianqiang
    Lee, Sungjoo
    Oh, Hoon-Jung
    Yang, Weifeng
    Lo, G. Q.
    Kwong, D. L.
    Chi, D. Z.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 401 - +
  • [43] A Simple Doping Process Achieved by Modifying the Passivation Layer for Self-Aligned Top-Gate In-Ga-Zn-O Thin-Film Transistors at 200 °C
    Peng, Cong
    Huang, Huixue
    Xu, Meng
    Chen, Longlong
    Li, Xifeng
    Zhang, Jianhua
    NANOMATERIALS, 2022, 12 (22)
  • [44] Approaching Gas Phase Electrodeposition: Process and Optimization to Enable the Self-Aligned Growth of 3D Nanobridge-Based Interconnects
    Fang, Jun
    Schlag, Leslie
    Park, Se-Chul
    Stauden, Thomas
    Pezoldt, Joerg
    Schaaf, Peter
    Jacobs, Heiko O.
    ADVANCED MATERIALS, 2016, 28 (09) : 1770 - 1779
  • [45] Self-aligned inversion-channel n-InGaAs, p-GaSb, and p-Ge MOSFETs with a common high κ gate dielectric using a CMOS compatible process
    Fu, C. H.
    Lin, Y. H.
    Lee, W. C.
    Lin, T. D.
    Chu, R. L.
    Chu, L. K.
    Chang, P.
    Chen, M. H.
    Hsueh, W. J.
    Chen, S. H.
    Brown, G. J.
    Chyi, J. I.
    Kwo, J.
    Hong, M.
    MICROELECTRONIC ENGINEERING, 2015, 147 : 330 - 334
  • [46] Single-Electron Charge Sensor Self-Aligned to a Quantum Dot Array by Double-Gate Patterning Process for a Large-Scale Silicon Quantum Computer
    Kuno, Takuma
    Utsugi, Takeru
    Tsuchiya, Rvuta
    Lee, Norivuki
    Shinkai, Gou
    Mine, Toshiyuki
    Yanagi, Rani
    Mizokuchi, Raisei
    Yoneda, Jun
    Kodera, Tetsuo
    Saito, Shinichi
    Hisamoto, Digh
    Mizuno, Hiroyuki
    2023 SILICON NANOELECTRONICS WORKSHOP, SNW, 2023, : 97 - 98
  • [47] 3D silicon betavoltaics microfabricated using a self-aligned process for 5 milliwatt/cc average, 5 year lifetime microbatteries
    Duggirala, Rajesh
    Tin, Steven
    Lal, Amit
    TRANSDUCERS '07 & EUROSENSORS XXI, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007,
  • [48] Vth adjustable self-aligned embedded source/drain Si/Ge nanowire FETs and dopant-free NVMs for 3D sequentially integrated circuit
    Yang, Chih-Chao
    Shieh, Jia-Min
    Hsieh, Tung-Yang
    Huang, Wen-Hsien
    Wang, Hsing-Hsiang
    Shen, Chang-Hong
    Wu, Tsung-Ta
    Chen, Chun-Yuan
    Chang-Liao, Kuei-Shu
    Shiu, Jung-Hau
    Wu, Meng-Chyi
    Yang, Fu-Liang
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [49] Self-aligned In0.53Ga0.47As MOSFETs with Atomic Layer Deposited Al2O3, ZrO2, and Stacked Al2O3/ZrO2 Gate Dielectrics
    Zhao, Han
    Lee, Jack C.
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 229 - 232
  • [50] A 10nm High Performance and Low-Power CMOS Technology Featuring 3rd Generation FinFET Transistors, Self-Aligned Quad Patterning, Contact over Active Gate and Cobalt Local Interconnects
    Auth, C.
    Aliyarukunju, A.
    Asoro, M.
    Bergstrom, D.
    Bhagwat, V.
    Birdsall, J.
    Bisnik, N.
    Buehler, M.
    Chikarmane, V.
    Ding, G.
    Fu, Q.
    Gomez, H.
    Han, W.
    Hanken, D.
    Haran, M.
    Hattendorf, M.
    Heussner, R.
    Hiramatsu, H.
    Ho, B.
    Jaloviar, S.
    Jin, I.
    Joshi, S.
    Kirby, S.
    Kosaraju, S.
    Kothari, H.
    Leatherman, G.
    Lee, K.
    Leib, J.
    Madhavan, A.
    Maria, K.
    Meyer, H.
    Mule, T.
    Parker, C.
    Parthasarathy, S.
    Pelto, C.
    Pipes, L.
    Post, I.
    Prince, M.
    Rahman, A.
    Rajamani, S.
    Saha, A.
    Santos, J. Dacuna
    Sharma, M.
    Sharma, V.
    Shin, J.
    Sinha, R.
    Smith, R.
    Sprinkle, M.
    St Amour, A.
    Staus, C.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,