3-D Self-Aligned Stacked Ge Nanowire pGAAFET on Si nFinFET of Single Gate CFET

被引:2
|
作者
Lin, Yi-Wen [1 ]
Lin, Shan-Wen [1 ]
Chen, Bo-An [1 ]
Sun, Chong-Jhe [1 ]
Yan, Siao-Cheng [1 ]
Luo, Guang-Li [2 ]
Wu, Yung-Chun [1 ]
Hou, Fu-Ju [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
[2] Taiwan Semicond Res Inst, Hsinchu 300091, Taiwan
关键词
Self-aligned; Ge nanowire (NW); Si FinFET; complementary FET (CFET); single gate; MOSFETS;
D O I
10.1109/JEDS.2023.3309812
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, we propose a self-aligned stacked Ge nanowire (NW) p-type gate-all-around field-effect transistor (pGAAFET) on Si nFinFET of single gate complementary FET (CFET). The self-aligned stacked Ge NW pGAAFET on Si nFinFET of single gate CFET device is fabricated on a SOI wafer. The CFET device is fully compatible with current Si technology platform using alternating anisotropic and isotropic dry etching process. The Ge NW pGAAFET presents an on-state current (I-ON) of 166 mu A/mu m at V-D = V-G-V-TH = -0.5 V and shows minimum subthreshold swing (SSmin) of 79, 91 mV/dec, and I-ON/IOFF of 3.03 x 10(5), 3.4 x 10(4 )at VD = -0.05 V and -0.5 V, respectively. The Si nFinFET presents an ION of 60.4 mu A/mu m at V-D = VG-VTH = 0.5 V and shows SSmin of 91, 101 mV/dec, and I-ON/I-OFF of 9.01 x 10(4), 5.62 x 10(5) at V-D = 0.05 V and 0.5 V, respectively. The proposed CFET can simplify the process and shows promising potential for extending scaling beyond the technology node.
引用
收藏
页码:480 / 484
页数:5
相关论文
共 38 条
  • [1] 3-D Self-Aligned Stacked Ge Nanowires Complementary FET Featuring Single Gate Simple Process
    Lin, Yi-Wen
    Chen, Bo-An
    Huang, Kai-Wei
    Chen, Bo-Xu
    Luo, Guang-Li
    Wu, Yung-Chun
    Hou, Fu-Ju
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (10) : 2013 - 2016
  • [2] Self-Aligned, Gate-Last Process for Vertical InAs Nanowire MOSFETs on Si
    Berg, Martin
    Persson, Karl-Magnus
    Kilpi, Olli-Pekka
    Svensson, Johannes
    Lind, Erik
    Wernersson, Lars-Erik
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [3] A viable self-aligned bottom-gate MOS transistor technology for deep submicron 3-D SRAM
    Zhang, SD
    Chan, ACK
    Han, RQ
    Huang, R
    Liu, XY
    Wang, YY
    Ko, PK
    Chan, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1952 - 1960
  • [4] 3-D Self-aligned Stacked NMOS-on-PMOS Nanoribbon Transistors for Continued Moore's Law Scaling
    Huang, C-Y
    Dewey, G.
    Mannebach, E.
    Phan, A.
    Morrow, P.
    Rachmady, W.
    Tung, I-C
    Thomas, N.
    Alaan, U.
    Paul, R.
    Kabir, N.
    Krist, B.
    Oni, A.
    Mehta, M.
    Harper, M.
    Nguyen, P.
    Keech, R.
    Vishwanath, S.
    Cheong, K. L.
    Kang, J. S.
    Lilak, A.
    Metz, M.
    Clendenning, S.
    Turkot, B.
    Schenker, R.
    Yoo, H. J.
    Radosavljevic, M.
    Kavalieros, J.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [5] Vth adjustable self-aligned embedded source/drain Si/Ge nanowire FETs and dopant-free NVMs for 3D sequentially integrated circuit
    Yang, Chih-Chao
    Shieh, Jia-Min
    Hsieh, Tung-Yang
    Huang, Wen-Hsien
    Wang, Hsing-Hsiang
    Shen, Chang-Hong
    Wu, Tsung-Ta
    Chen, Chun-Yuan
    Chang-Liao, Kuei-Shu
    Shiu, Jung-Hau
    Wu, Meng-Chyi
    Yang, Fu-Liang
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [6] Room temperature operation of Si single-electron memory with self-aligned floating dot gate
    Nakajima, A
    Futatsugi, T
    Kosemura, K
    Fukano, T
    Yokoyama, N
    APPLIED PHYSICS LETTERS, 1997, 70 (13) : 1742 - 1744
  • [7] Room temperature operation of Si single-electron memory with self-aligned floating dot gate
    Nakajima, A
    Futatsugi, T
    Kosemura, K
    Fukano, T
    Yokoyama, N
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 952 - 954
  • [8] Si single electron tunneling transistor with nanoscale floating dot stacked on a Coulomb island by self-aligned process
    Nakajima, A
    Futatsugi, T
    Kosemura, K
    Fukano, T
    Yokoyama, N
    APPLIED PHYSICS LETTERS, 1997, 71 (03) : 353 - 355
  • [9] 3-D, self-aligned, micro-assembled, electrical interconnects for heterogeneous integration
    Huang, T
    Nilsen, E
    Ellis, M
    Kim, K
    Tsui, K
    Skidmore, G
    Goldsmith, C
    Nallani, A
    Lee, JB
    MEMS COMPONENTS AND APPLICATIONS FOR INDUSTRY, AUTOMOBILES, AEROSPACE, AND COMMUNICATION II, 2003, 4981 : 189 - 201
  • [10] Si single-electron tunneling transistor with nanoscale floating dot stacked on a Coulomb island by self-aligned process
    Nakajima, A
    Futatsugi, T
    Kosemura, K
    Fukano, T
    Yokoyama, N
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (05): : 2163 - 2171