3-D Self-Aligned Stacked Ge Nanowire pGAAFET on Si nFinFET of Single Gate CFET

被引:2
|
作者
Lin, Yi-Wen [1 ]
Lin, Shan-Wen [1 ]
Chen, Bo-An [1 ]
Sun, Chong-Jhe [1 ]
Yan, Siao-Cheng [1 ]
Luo, Guang-Li [2 ]
Wu, Yung-Chun [1 ]
Hou, Fu-Ju [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
[2] Taiwan Semicond Res Inst, Hsinchu 300091, Taiwan
关键词
Self-aligned; Ge nanowire (NW); Si FinFET; complementary FET (CFET); single gate; MOSFETS;
D O I
10.1109/JEDS.2023.3309812
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, we propose a self-aligned stacked Ge nanowire (NW) p-type gate-all-around field-effect transistor (pGAAFET) on Si nFinFET of single gate complementary FET (CFET). The self-aligned stacked Ge NW pGAAFET on Si nFinFET of single gate CFET device is fabricated on a SOI wafer. The CFET device is fully compatible with current Si technology platform using alternating anisotropic and isotropic dry etching process. The Ge NW pGAAFET presents an on-state current (I-ON) of 166 mu A/mu m at V-D = V-G-V-TH = -0.5 V and shows minimum subthreshold swing (SSmin) of 79, 91 mV/dec, and I-ON/IOFF of 3.03 x 10(5), 3.4 x 10(4 )at VD = -0.05 V and -0.5 V, respectively. The Si nFinFET presents an ION of 60.4 mu A/mu m at V-D = VG-VTH = 0.5 V and shows SSmin of 91, 101 mV/dec, and I-ON/I-OFF of 9.01 x 10(4), 5.62 x 10(5) at V-D = 0.05 V and 0.5 V, respectively. The proposed CFET can simplify the process and shows promising potential for extending scaling beyond the technology node.
引用
收藏
页码:480 / 484
页数:5
相关论文
共 38 条
  • [31] 3D-carrier Profiling and Parasitic Resistance Analysis in Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors.
    Eyben, P.
    Ritzenthaler, R.
    De Keersgieter, A.
    Celano, U.
    Chiarella, T.
    Veloso, A.
    Mertens, H.
    Pena, V.
    Santoro, G.
    Machillot, J.
    Kim, M.
    Miyashita, T.
    Yoshida, N.
    Bender, H.
    Richard, O.
    Paredis, K.
    Wouters, L.
    Mitard, J.
    Horiguchi, N.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [32] Polycrystalline Ge Nanosheets Embedded in Metal-Semiconductor Heterostructures Enabling Wafer-Scale 3D Integration of Ge Nanodevices with Self-Aligned Al Contacts
    Sistani, Masiar
    Boeckle, Raphael
    Wind, Lukas
    Eysin, Kilian
    Maeder, Xavier
    Schweizer, Peter
    Michler, Johann
    Lugstein, Alois
    Weber, Walter M.
    ADVANCED ELECTRONIC MATERIALS, 2021, 7 (05)
  • [33] Integration Design and Process of 3-D Heterogeneous 6T SRAM with Double Layer Transferred Ge/2Si CFET and IGZO Pass Gates for 42% Reduced Cell Size
    Yu, X. R.
    Chuang, M. H.
    Chang, S. W.
    Chang, W. H.
    Hong, T. C.
    Chiang, C. H.
    Lu, W. H.
    Yang, C. Y.
    Chen, W. J.
    Lin, J. H.
    Wu, P. H.
    Sun, T. C.
    Kola, S.
    Yang, Y. S.
    Da, Yun
    Sung, P. J.
    Wu, C. T.
    Cho, T. C.
    Luo, G. L.
    Kao, K. H.
    Chiang, M. H.
    Ma, W. C. Y.
    Su, C. J.
    Chao, T. S.
    Maeda, T.
    Samukawa, S.
    Li, Y.
    Lee, Y. J.
    Wu, W. F.
    Tarng, J. H.
    Wang, Y. H.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [34] 3-D Full-Band Monte Carlo Simulation of Hot-Electron Energy Distributions in Gate-All-Around Si Nanowire MOSFETs
    Reaz, Mahmud
    Tonigan, Andrew M.
    Li, Kan
    Smith, M. Brandon
    Rony, Mohammed W.
    Gorchichko, Mariia
    O'Hara, Andrew
    Linten, Dimitri
    Mitard, Jerome
    Fang, Jingtian
    Zhang, En Xia
    Alles, Michael L.
    Weller, Robert A.
    Fleetwood, Daniel M.
    Reed, Robert A.
    Fischetti, Massimo, V
    Pantelides, Sokrates T.
    Weeden-Wright, Stephanie L.
    Schrimpf, Ronald D.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (05) : 2556 - 2563
  • [35] First Demonstration of Monolithic 3D Self-aligned GeSi Channel and Common Gate Complementary FETs by CVD Epitaxy Using Multiple P/N Junction Isolation
    Tu, Chien-Te
    Liu, Yi-Chun
    Huang, Bo-Wei
    Chen, Yu-Rui
    Hsieh, Wan-Hsuan
    Tsai, Chung-En
    Chueh, Shee-Jier
    Cheng, Chun-Yi
    Ma, Yichen
    Liu, C. W.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [36] Self-aligned In0.53Ga0.47As MOSFETs with Atomic Layer Deposited Al2O3, ZrO2, and Stacked Al2O3/ZrO2 Gate Dielectrics
    Zhao, Han
    Lee, Jack C.
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 229 - 232
  • [37] Effect of Seed Layer on Gate-All-Around Poly-Si Nanowire Negative-Capacitance FETs With MFMIS and MFIS Structures: Planar Capacitors to 3-D FETs
    Lee, Shen-Yang
    Chen, Han-Wei
    Shen, Chiuan-Huei
    Kuo, Po-Yi
    Chung, Chun-Chih
    Huang, Yu-En
    Chen, Hsin-Yu
    Chao, Tien-Sheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (02) : 711 - 716
  • [38] High Gamma Value 3D-Stackable HK/MG-Stacked Tri-Gate Nanowire Poly-Si FETs With Embedded Source/Drain and Back Gate Using Low Thermal Budget Green Nanosecond Laser Crystallization Technology
    Yang, Chih-Chao
    Huang, W. -H.
    Hsieh, T. -Y.
    Wu, Tsung-Ta
    Wang, Hsing-Hsiang
    Shen, Chang-Hong
    Yeh, Wen-Kuan
    Shiu, Jung-Hau
    Chen, Yu-Hsiu
    Wu, Meng-Chyi
    Shieh, Jia-Min
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (05) : 533 - 536