A novel mesh-based hierarchical topology for network-on-chip

被引:0
|
作者
Kong, Feng [1 ]
Han, Guo-Dong [1 ]
Shen, Jian-Liang [1 ]
Jian, Gang [1 ]
机构
[1] National Digital Switching System Engineering and Technological R and D Center, Zhengzhou,450002, China
关键词
Distributed computer systems - Integrated circuit interconnects - Servers - Topology - Mesh generation - Programmable logic controllers;
D O I
10.3724/SP.J.1146.2013.01712
中图分类号
学科分类号
摘要
As the number of modules in System-on-Chip (SoC) increases, the topology is more likely to suffer from excessive end-to-end hop-counts, causing an increase of power consumption and area overhead. Concerning this issue, a novel Mesh-based Hierarchical topology called CHMesh is proposed, which is divided into two levels. The bottom level is interconnected with Mesh and divided into several regions, so as to guarantee communications of adjacent nodes, and the upper level employs intermediate nodes to promote the interconnection among different bottom routing regions with CMesh, so as to decrease the network diameter. Correspondingly, this article elaborates on a shortest-path CHXY routing algorithm, which has a low complexity and can realize deadlock avoidance. Performance analysis and experimental results demonstrate that, compared with traditional Mesh and Ref-Mesh, the CHMesh can increase the average throughput by about 60% and 10% respectively under non-uniform traffic patterns, presenting more advantages on large-scale NoC.
引用
收藏
页码:2536 / 2540
相关论文
共 50 条
  • [41] A Power-Aware Fault Detection Scheme for 2D Mesh-Based Network-on-Chip Interconnects
    Bhowmik, Biswajit
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (02) : 256 - 272
  • [42] Fault Tolerant Mesh based Network-on-Chip Architecture
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 417 - 420
  • [43] Online multi-application mapping in photonic Network-on-Chip with mesh topology
    Reza, Akram
    OPTICAL SWITCHING AND NETWORKING, 2017, 25 : 100 - 108
  • [44] A Hierarchical Butterfly-based Photonic Network-on-Chip
    Wang, Junhui
    Li, Baoliang
    Feng, Quanyou
    Lu, Jia
    Dou, Wenhua
    PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 1978 - 1981
  • [45] Custom topology generation for network-on-chip
    Stuart, Matthias Bo
    Sparso, Jens
    2007 NORCHIP, 2007, : 81 - 84
  • [46] A CDMA based scalable hierarchical architecture for network-on-chip
    Badry, Ahmed A. El
    Ghany, Mohamed A. Abd El
    International Journal of Computer Science Issues, 2012, 9 (5 5-2): : 241 - 246
  • [47] Analytical Performance Analysis of Mesh Network-on-Chip based on network calculus
    Moussa, Neila
    Tourki, Rached
    2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 325 - 329
  • [48] Power density aware application mapping in mesh-based network-on-chip architecture: An evolutionary multi-objective approach
    Dahir, Nizar
    Karkar, Ammar
    Palesi, Maurizio
    Mak, Terrence
    Yakovlev, Alex
    INTEGRATION-THE VLSI JOURNAL, 2021, 81 : 342 - 353
  • [49] Architecture and Performances comparison of Network on Chip router for Hierarchical Mesh Topology
    Chemli, Bouraoui
    Zitouni, Abdelkrim
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,
  • [50] Mesh-of-Tree Based Scalable Network-on-Chip Architecture
    Kundu, Santanu
    Dasari, Radha Purnima
    Chattopadhyay, Santanu
    Manna, Kanchan
    IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 314 - +