Architecture and Performances comparison of Network on Chip router for Hierarchical Mesh Topology

被引:0
|
作者
Chemli, Bouraoui [1 ]
Zitouni, Abdelkrim [2 ]
机构
[1] Univ Monastir, Fac Sci Monastir, Elect & Microelect Lab, Monastir, Tunisia
[2] Univ Dammam, Coll Educ Jubail, Dammam, Saudi Arabia
关键词
Architecture; NoC; Router; topology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, Network on chip (NoC) has emerged as a good solution for future complex System on Chip (SoC). As opposed to bus technology, NoC allows the communication of hundreds or thousands of cores (processors, memories.) on a single chip. This work aims at providing comparison and performance analysis of three regular NoC topologies. We present the different pipeline stages of the proposed router which is the backbone of the NoC. The proposal supports the hierarchical mesh topology and uses a minimal routing algorithm to avoid deadlocks and a priority based arbiter to satisfy the quality (QoS) of service expected by the NoC. Results are presented and compared with other works in terms of maximal clock frequency, area, power consumption and peak performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Fault Tolerant Hierarchical Network on Chip Router Architecture
    M. H. Neishaburi
    Zeljko Zilic
    Journal of Electronic Testing, 2013, 29 : 485 - 497
  • [2] A Fault Tolerant Hierarchical Network on Chip Router Architecture
    Neishaburi, M. H.
    Zilic, Zeljko
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 445 - 453
  • [3] A Fault Tolerant Hierarchical Network on Chip Router Architecture
    Neishaburi, M. H.
    Zilic, Zeljko
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (04): : 485 - 497
  • [4] A novel mesh-based hierarchical topology for network-on-chip
    Kong, Feng
    Han, Guo-Dong
    Shen, Jian-Liang
    Jian, Gang
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (10): : 2536 - 2540
  • [5] A Novel Mesh-based Hierarchical Topology for Network-on-Chip
    Kong, Feng
    Han, Guo-dong
    Shen, Jian-liang
    2014 5TH IEEE INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS), 2014, : 1080 - 1083
  • [6] AN EFFICIENT ROUTER ARCHITECTURE FOR NETWORK ON CHIP
    Shahrabi, A.
    Ahmadinia, A.
    PECCS 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON PERVASIVE AND EMBEDDED COMPUTING AND COMMUNICATION SYSTEMS, 2011, : 405 - 412
  • [7] Flexible router architecture for network-on-chip
    Sayed, Mostafa S.
    Shalaby, Ahmed
    El-Sayed, Mohamed
    Goulart, Victor
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2012, 64 (05) : 1301 - 1310
  • [8] Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology
    Zhang, Yang
    JOURNAL OF TESTING AND EVALUATION, 2014, 42 (06) : 1323 - 1334
  • [9] An Efficient Network-on-Chip Router for Dataflow Architecture
    Shen, Xiao-Wei
    Ye, Xiao-Chun
    Tan, Xu
    Wang, Da
    Zhang, Lunkai
    Li, Wen-Ming
    Zhang, Zhi-Min
    Fan, Dong-Rui
    Sun, Ning-Hui
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2017, 32 (01) : 11 - 25
  • [10] Router-shared-pair mesh: a reconfigurable fault-tolerant network-on-chip architecture
    Chen, Yali
    Ren, Kaixin
    Gu, Naijie
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2018, 10 (06) : 526 - 536