DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR

被引:0
|
作者
Chen Xiaoyi Yao Qingdong Liu Peng Dept of Information Science and Electronic Engineering Zhejiang University Hangzhou China [310027 ]
机构
关键词
D O I
暂无
中图分类号
学科分类号
摘要
<正>This paper presents a design method of ByPassing Unit(BPU) in 32-bit Digital Signal Processor(DSP)-MD32. MD32 is realized in 0.18μm technology, 1.8V and 200 MHz working clock. It focuses on the Reduced Instruction Set Computer(RISC) architecture and DSP computation capability thoroughly, extends DSP with various addressing modes in a customized DSP pipeline stage architecture. The paper also discusses the architecture and circuit design of bypassing logic to fit MD32 architecture. The parallel execution of BPU with instruction decode in architecture level is applied to reduce time delay. The optimization of circuit that serial select with priority is analyzed in detail, and the result shows that about half of time delay is reduced after this optimization. Examples show that BPU is useful for improving the DSP's performance. The forwarding logic in MD32 realizes 8 data channels feedback and meets the working clock limit.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Architectural Design Issues in a Clockless 32-Bit Processor Using an Asynchronous HDL
    Oh, Myeong-Hoon
    Kim, Young Woo
    Kwak, Sanghoon
    Shin, Chi-Hoon
    Kim, Sung-Nam
    ETRI JOURNAL, 2013, 35 (03) : 480 - 490
  • [32] Fast 32-bit digital multiplier
    Raahemifar, K
    Ahmadi, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 625 - 628
  • [33] Towards a RISC Instruction Set Architecture for the 32-bit VLIW DSP Processor Core
    Le-Huu, Khoi-Nguyen
    Ho, Diem
    Dinh-Duc, Anh-Vu
    Vu, Thanh T.
    2014 IEEE REGION 10 SYMPOSIUM, 2014, : 414 - 419
  • [34] The European programme for the development of a radiation tolerant high performance 32-bit digital signal processor - Phase I results
    Armbruster, P
    Pike, TK
    Sorensen, RH
    EECC'97 - PROCEEDINGS OF THE THIRD ESA ELECTRONIC COMPONENTS CONFERENCE, 1997, 395 : 305 - 309
  • [35] SPARCLITE INTEGRATES 32-BIT RISC PROCESSOR WITH DATA AND INSTRUCTION CACHES AND DMA
    WEISS, R
    EDN, 1993, 38 (15) : 129 - 129
  • [36] DSP processor combines with 32-bit CPU on a chip
    Myrvaagnes, R
    ELECTRONIC PRODUCTS MAGAZINE, 1996, 39 (07): : 22 - 22
  • [37] 32-Bit Processor Produces Analog Signals.
    Mehrgardt, Soenke
    Elektronik Munchen, 1984, 33 (07): : 77 - 82
  • [38] A 32-bit RISC processor with concurrent error detection
    Maamar, A
    Russell, G
    24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 461 - 467
  • [39] Managing the 8-to 32-bit processor migration
    King, Kevin
    EDN, 2012, 57 (14) : 49 - +
  • [40] 32-BIT RISC PROCESSOR EXECUTES AT FULL THROTTLE
    STOCKTON, JF
    FARRELL, JJ
    ELECTRONIC PRODUCTS MAGAZINE, 1986, 28 (24): : 44 - 51