DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR

被引:0
|
作者
Chen Xiaoyi Yao Qingdong Liu Peng Dept of Information Science and Electronic Engineering Zhejiang University Hangzhou China [310027 ]
机构
关键词
D O I
暂无
中图分类号
学科分类号
摘要
<正>This paper presents a design method of ByPassing Unit(BPU) in 32-bit Digital Signal Processor(DSP)-MD32. MD32 is realized in 0.18μm technology, 1.8V and 200 MHz working clock. It focuses on the Reduced Instruction Set Computer(RISC) architecture and DSP computation capability thoroughly, extends DSP with various addressing modes in a customized DSP pipeline stage architecture. The paper also discusses the architecture and circuit design of bypassing logic to fit MD32 architecture. The parallel execution of BPU with instruction decode in architecture level is applied to reduce time delay. The optimization of circuit that serial select with priority is analyzed in detail, and the result shows that about half of time delay is reduced after this optimization. Examples show that BPU is useful for improving the DSP's performance. The forwarding logic in MD32 realizes 8 data channels feedback and meets the working clock limit.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Verification of a 32-bit RISC processor core
    Kasanko, T
    Nurmi, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 107 - 110
  • [22] A 32-bit logarithmic number system processor
    Huang, SC
    Chen, LG
    Chen, TH
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 14 (03): : 311 - 319
  • [23] 32-BIT EMULATORS STRUGGLE WITH PROCESSOR COMPLEXITIES
    CHILD, J
    COMPUTER DESIGN, 1991, 30 (08): : 123 - 127
  • [24] 32-BIT PROCESSOR ON A 16-BIT BUS.
    Budzinski, Mark
    Control engineering, 1986, 33 (03)
  • [25] Modelling and Analysis of Electromagnetic Interferences for a 32-bit Digital Signal Controller
    Zhou Changlin
    Wang Jianmin
    Pan Xiangfeng
    Gao Fei
    Yu Daojie
    2012 10TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION & EM THEORY (ISAPE), 2012, : 1132 - 1135
  • [26] Simulation Analysis of Electromagnetic Susceptibility for 32-Bit Digital Signal Controllers
    Zhou, Changlin
    Liu, Tong
    Wang, Zhenyi
    Yang, Hongtao
    Zhu, Weidong
    Guo, Shiyong
    PROCEEDINGS OF 2014 3RD ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION (APCAP 2014), 2014, : 1440 - 1443
  • [27] TWO CHIPS ENDOW 32-BIT PROCESSOR WITH FAULT-TOLERANT ARCHITECTURE.
    Peterson, C.B.
    Duzett, R.C.
    Budde, D.L.
    Carson, D.G.
    Imel, M.T.
    Jasper, C.A.
    Johnson, D.B.
    Kravitz, R.H.
    Ng, C.K.
    Wilde, D.K.
    Young, J.R.
    Electronics, 1983, 56 (07): : 159 - 164
  • [28] Fast 32-bit digital multiplier
    Raahemifar, K
    Ahmadi, M
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1413 - 1416
  • [29] SHA-3 Instruction Set Extension for A 32-bit RISC Processor Architecture
    Eissa, Ahmed S.
    Elmohr, Mahmoud A.
    Saleh, Mostafa A.
    Ahmed, Khaled E.
    Farag, Mohammed M.
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 233 - 234
  • [30] ARM7 compatible 32-bit RISC processor design and verification
    Jeong, GY
    Park, JS
    Jo, HW
    Yoon, BW
    Lee, MJ
    KORUS 2005, PROCEEDINGS, 2005, : 607 - 610