Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model

被引:0
|
作者
Yu, Yihe [1 ]
Pan, Wanyuan [1 ]
Tang, Chengcheng [1 ]
Yin, Ningyuan [1 ]
Yu, Zhiyi [1 ]
机构
[1] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Guangzhou 528478, Peoples R China
关键词
CSA multiplier; low power; pass transistor logic; worst-case delay; HIGH-PERFORMANCE; XOR;
D O I
10.3390/electronics13071284
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The multiplier is the fundamental component of many computing modules. As the most important component of a multiplier, the full adder (FA) also has a significant impact on the overall performance. Full adders based on pass transistor logic (PTL) have been a very popular research field in recent years, but the uneven delay makes it difficult to analyze the critical path of multipliers based on PTL full adders. In this paper, we propose a model to evaluate the critical path of the carry save array (CSA) multiplier that could reduce the size of the simulation input set from 4 G to 93 K to finally obtain the maximum delay of the multiplier. We propose a novel low-power, high-speed CSA multiplier based on both PTL full adders and CMOS full adders, using our critical-path evaluation model. The proposed work is implemented in the 28 nm process. We use the model to reduce the worst-case delay by 14.5%. The proposed multiplier improved the power delay product by 9.4% over the conventional full CMOS multiplier.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] A low-power high-speed 1-mb CMOS SRAM
    Tan, SH
    Loh, PY
    Sulaiman, MS
    DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 281 - +
  • [42] Special issue on low-power high-speed CMOS LSI technologies
    Yamada, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (02) : 129 - 130
  • [43] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177
  • [44] A New Recursive Multibit Recoding Algorithm for High-Speed and Low-Power Multiplier
    Oudjida, Abdelkrim K.
    Chaillet, Nicolas
    Liacha, Ahmed
    Berrandjia, Mohamed L.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (05) : 579 - 594
  • [45] A Low-Power, High-Speed CMOS/CML 16:1 Serializer
    Fabian Tondo, Diego
    Rogelio Lopez, Ramiro
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 81 - 86
  • [46] An efficient design procedure for high-speed low-power dual-modulus CMOS prescalers
    Desikachari, R.
    Steeds, M.
    Huard, J.
    Moon, U.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 645 - +
  • [47] Variable supply-voltage scheme for low-power high-speed CMOS digital design
    Kuroda, T
    Suzuki, K
    Mita, S
    Fujita, T
    Yamane, F
    Sano, F
    Chiba, A
    Watanabe, Y
    Matsuda, K
    Maeda, T
    Sakurai, T
    Furuyama, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 454 - 462
  • [48] The Design of a Low-Power High-Speed Current Comparator in 0.35-μm CMOS Technology
    Ziabakhsh, Soheil
    Alavi-Rad, Hosein
    Alavi-Rad, Mohammad
    Mortazavi, Mohammad
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 107 - +
  • [49] A comparative study of CMOS circuit design styles for low-power high-speed VLSI circuits
    Bisdounis, L
    Gouvetas, D
    Koufopavlou, O
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (06) : 599 - 613
  • [50] Design and simulated annealing optimization of a static comparator for low-power high-speed CMOS VLSI
    Kheradmand-Boroujeni, B
    Shojaee, K
    Afzali-Kusha, A
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 355 - 359