Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model

被引:0
|
作者
Yu, Yihe [1 ]
Pan, Wanyuan [1 ]
Tang, Chengcheng [1 ]
Yin, Ningyuan [1 ]
Yu, Zhiyi [1 ]
机构
[1] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Guangzhou 528478, Peoples R China
关键词
CSA multiplier; low power; pass transistor logic; worst-case delay; HIGH-PERFORMANCE; XOR;
D O I
10.3390/electronics13071284
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The multiplier is the fundamental component of many computing modules. As the most important component of a multiplier, the full adder (FA) also has a significant impact on the overall performance. Full adders based on pass transistor logic (PTL) have been a very popular research field in recent years, but the uneven delay makes it difficult to analyze the critical path of multipliers based on PTL full adders. In this paper, we propose a model to evaluate the critical path of the carry save array (CSA) multiplier that could reduce the size of the simulation input set from 4 G to 93 K to finally obtain the maximum delay of the multiplier. We propose a novel low-power, high-speed CSA multiplier based on both PTL full adders and CMOS full adders, using our critical-path evaluation model. The proposed work is implemented in the 28 nm process. We use the model to reduce the worst-case delay by 14.5%. The proposed multiplier improved the power delay product by 9.4% over the conventional full CMOS multiplier.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] A Novel Design of Low power and High speed Hybrid Multiplier
    Jagadeeshkumar, N.
    Meganathan, D.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [32] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [33] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [34] Low-power design of high-speed A/D converters
    Kawahito, S
    Honda, K
    Furuta, M
    Kawai, N
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 468 - 478
  • [35] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [36] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [37] Low-power and high-speed LSIs using 0.25-μm CMOS/SIMOX
    Ino, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12) : 1532 - 1538
  • [38] Low-power and high-speed LSIs using 0.25-μm CMOS/SIMOX
    NTT Electronics Co, Ltd, Atsugi-shi, Japan
    IEICE Trans Electron, 12 (1532-1538):
  • [39] Low-power and high-speed approximate multiplier using higher order compressors for measurement systems
    Prasad, M. V. S. Ram
    Kushwanth, B.
    Bharadwaj, P. R. D.
    Teja, P. T. Sai
    ACTA IMEKO, 2022, 11 (02):
  • [40] Design and Analysis of CMOS Dynamic Comparator for High-Speed Low-Power Applications Using Charge Sharing Technique
    Dineshkumar, K.
    Sudha, Gnanou Florence
    IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9137 - 9151