Design of replica bit line control circuit to optimize power for SRAM

被引:0
|
作者
汪鹏君
周可基
张会红
龚道辉
机构
[1] InstituteofCircuitsandSystems,NingboUniversity
关键词
D O I
暂无
中图分类号
学科分类号
摘要
A design of a replica bit line control circuit to optimize power for SRAM is proposed.The proposed design overcomes the limitations of the traditional replica bit line control circuit,which cannot shut off the word line in time.In the novel design,the delay of word line enable and disable paths are balanced.Thus,the word line can be opened and shut off in time.Moreover,the chip select signal is decomposed,which prevents feedback oscillations caused by the replica bit line and the replica word line.As a result,the switch power caused by unnecessary discharging of the bit line is reduced.A 2-kb SRAM is fully custom designed in an SMIC 65-nm CMOS process.The traditional replica bit line control circuit and the new replica bit line control circuit are used in the designed SRAM,and their performances are compared with each other.The experimental results show that at a supply voltage of 1.2 V,the switch power consumption of the memory array can be reduced by 53.7%.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [41] On-chip VDC circuit for SRAM power management
    Lee, C. F.
    Lin, Wesley
    Lai, F. S.
    Lin, S. C.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 264 - +
  • [42] Detecting Memory Faults in the Presence of Bit Line Coupling in SRAM Devices
    Irobi, Sandra
    Al-Ars, Zaid
    Hamdioui, Said
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [43] Automatic gain control circuit for power line communication application
    Chen, CY
    Sun, TP
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 47 - 50
  • [44] A novel SEU hardened SRAM bit-cell design
    Li, Tiehu
    Yang, Yintang
    Zhang, Junan
    Liu, Jia
    IEICE ELECTRONICS EXPRESS, 2017, 14 (12):
  • [45] SRAM Bit-line Swings Optimization using Generalized Waterfilling
    Kim, Yongjune
    Kang, Mingu
    Varshney, Lav R.
    Shanbhag, Naresh R.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2018, : 1670 - 1674
  • [46] SRAM Bit-line Electromigration Mechanism and its Prevention Scheme
    Guan, Zhong
    Marek-Sadowska, Malgorzata
    Nassif, Sani
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 286 - 293
  • [47] Design of Low Leakage SRAM Bit-Cell and Array
    Ranganath, Shashank
    Bhat, Shankaranarayana M.
    Fernandes, Alden C.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 5 - 8
  • [48] IMPACT OF BICMOS TECHNOLOGY ON SRAM CIRCUIT-DESIGN
    FUNG, PK
    TRAN, HV
    SCOTT, DB
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 310 - 313
  • [49] Statistical Design of the 6T SRAM Bit Cell
    Gupta, Vasudha
    Anis, Mohab
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 93 - 104
  • [50] Design of Power Efficient SRAM on FPGA
    Agrawal, Tarun
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MODERN RESEARCH IN AEROSPACE ENGINEERING (MARE-2016), 2018, : 363 - 373