共 50 条
- [21] Robust activating timing for SRAM SA with replica cell voltage boosted circuit IEICE ELECTRONICS EXPRESS, 2016, 13 (10):
- [22] CMOS latch bit-cell array for low-power SRAM design IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151
- [23] Single Bit -Line 10T SRAM cell for Low power and High SNM 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
- [25] A Near-Threshold SRAM Design With Transient Negative Bit-Line Voltage Scheme PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 71 - 74
- [27] Design and Comparative Analysis of Low Power 64 Bit SRAM and its Peripherals Using Power Reduction Techniques 2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 179 - 184
- [28] Single Bit-line 7T SRAM cell for Low Power and High SNM 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 223 - 228
- [29] Single bit-line 11T SRAM cell for low power and improved stability IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (03): : 114 - 121
- [30] Dual sense amplified bit lines (DSABL) architecture for low-power SRAM design 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1650 - 1653