Design of replica bit line control circuit to optimize power for SRAM

被引:0
|
作者
汪鹏君
周可基
张会红
龚道辉
机构
[1] InstituteofCircuitsandSystems,NingboUniversity
关键词
D O I
暂无
中图分类号
学科分类号
摘要
A design of a replica bit line control circuit to optimize power for SRAM is proposed.The proposed design overcomes the limitations of the traditional replica bit line control circuit,which cannot shut off the word line in time.In the novel design,the delay of word line enable and disable paths are balanced.Thus,the word line can be opened and shut off in time.Moreover,the chip select signal is decomposed,which prevents feedback oscillations caused by the replica bit line and the replica word line.As a result,the switch power caused by unnecessary discharging of the bit line is reduced.A 2-kb SRAM is fully custom designed in an SMIC 65-nm CMOS process.The traditional replica bit line control circuit and the new replica bit line control circuit are used in the designed SRAM,and their performances are compared with each other.The experimental results show that at a supply voltage of 1.2 V,the switch power consumption of the memory array can be reduced by 53.7%.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [21] Robust activating timing for SRAM SA with replica cell voltage boosted circuit
    Li, Zhengping
    Xie, Mingming
    Ji, Xincun
    Zhou, Yongliang
    IEICE ELECTRONICS EXPRESS, 2016, 13 (10):
  • [22] CMOS latch bit-cell array for low-power SRAM design
    Chung, Yeonbae
    Cheng, Weijie
    IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151
  • [23] Single Bit -Line 10T SRAM cell for Low power and High SNM
    Banga, Himanshu
    Agarwal, Dheeraj
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
  • [24] A sensing circuit for single-ended read-ports of SRAM cells with bit-line power reduction and access-time enhancement
    Heselhaus, T.
    Noll, T. G.
    ADVANCES IN RADIO SCIENCE, 2011, 9 : 247 - 253
  • [25] A Near-Threshold SRAM Design With Transient Negative Bit-Line Voltage Scheme
    Jiang, Chengzhi
    Ye, Zuochang
    Wang, Yan
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 71 - 74
  • [26] BIT LINE OFFSET CIRCUIT.
    Morency, D.G.
    Scheuerlein, R.E.
    1600, (27):
  • [27] Design and Comparative Analysis of Low Power 64 Bit SRAM and its Peripherals Using Power Reduction Techniques
    Vashisht, Gaurav
    Pahuja, Hitesh
    Singh, Balwinder
    Panday, Sudhakar
    2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 179 - 184
  • [28] Single Bit-line 7T SRAM cell for Low Power and High SNM
    Madiwalar, Basavaraj
    Kariyappa, B. S.
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 223 - 228
  • [29] Single bit-line 11T SRAM cell for low power and improved stability
    Lorenzo, Rohit
    Pailly, Roy
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (03): : 114 - 121
  • [30] Dual sense amplified bit lines (DSABL) architecture for low-power SRAM design
    Aly, RE
    Bayoumi, MA
    Elgamel, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1650 - 1653