Design of replica bit line control circuit to optimize power for SRAM

被引:0
|
作者
汪鹏君
周可基
张会红
龚道辉
机构
[1] InstituteofCircuitsandSystems,NingboUniversity
关键词
D O I
暂无
中图分类号
学科分类号
摘要
A design of a replica bit line control circuit to optimize power for SRAM is proposed.The proposed design overcomes the limitations of the traditional replica bit line control circuit,which cannot shut off the word line in time.In the novel design,the delay of word line enable and disable paths are balanced.Thus,the word line can be opened and shut off in time.Moreover,the chip select signal is decomposed,which prevents feedback oscillations caused by the replica bit line and the replica word line.As a result,the switch power caused by unnecessary discharging of the bit line is reduced.A 2-kb SRAM is fully custom designed in an SMIC 65-nm CMOS process.The traditional replica bit line control circuit and the new replica bit line control circuit are used in the designed SRAM,and their performances are compared with each other.The experimental results show that at a supply voltage of 1.2 V,the switch power consumption of the memory array can be reduced by 53.7%.
引用
收藏
页码:74 / 79
页数:6
相关论文
共 50 条
  • [1] Design of replica bit line control circuit to optimize power for SRAM
    汪鹏君
    周可基
    张会红
    龚道辉
    Journal of Semiconductors, 2016, (12) : 74 - 79
  • [2] Design of replica bit line control circuit to optimize power for SRAM
    Wang Pengjun
    Zhou Keji
    Zhang Huihong
    Gong Daohui
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (12)
  • [3] Power efficient SRAM design with integrated bit line charge pump
    Wang, Xu
    Zhang, Yuanzhi
    Lu, Chao
    Mao, Zhigang
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (10) : 1395 - 1402
  • [4] Low power SRAM design using hierarchical divided bit-line approach
    Karandikar, A
    Parhi, KK
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 82 - 88
  • [5] Bit Cell Optimizations and Circuit Techniques for Nanoscale SRAM Design
    Hamzaoglu, Fatih
    Wang, Yih
    Kolar, Pramod
    Wei, Liqiong
    Ng, Yong-Gee
    Bhattacharya, Uddalak
    Zhang, Kevin
    IEEE DESIGN & TEST OF COMPUTERS, 2011, 28 (01): : 22 - 31
  • [6] Bit-line leakage current tracking and self-compensation circuit for SRAM reliability design
    Dai, Chenghu
    Du, Yuanyuan
    Shi, Qi
    Wang, Ruixuan
    Zheng, Hao
    Lu, Wenjuan
    Peng, Chunyu
    Hao, Licai
    Lin, Zhiting
    Wu, Xiulong
    MICROELECTRONICS JOURNAL, 2023, 132
  • [7] TIMING CONTROL DEGRADATION AND NBTI/PBTI TOLERANT DESIGN FOR WRITE-REPLICA CIRCUIT IN NANOSCALE CMOS SRAM
    Yang, Shyh-Chyi
    Yang, Hao-, I
    Chuang, Ching-Te
    Hwang, Wei
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 162 - +
  • [8] A CNTFET Based Bit-Line Powered Stable SRAM Design for Low Power Applications
    Sachdeva, Ashish
    Gupta, Lipika
    Sharma, Kulbhushan
    Elangovan, M.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (04)
  • [9] Replica Tracked Post Silicon Trimming Enabled Negative Bit Line Voltage Based Write Assist Scheme in SRAM Design
    Goel, Ankur
    Sharma, R. K.
    Gupta, A. K.
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 359 - 365
  • [10] Design of an offset-tolerant voltage sense amplifier bit-line sensing circuit for SRAM memories
    Licciardo, G. D.
    Cappetta, C.
    Di Benedetto, L.
    Rubino, A.
    ELECTRONICS LETTERS, 2016, 52 (16) : 1372 - 1373