Design of Low Leakage SRAM Bit-Cell and Array

被引:0
|
作者
Ranganath, Shashank [1 ]
Bhat, Shankaranarayana M. [1 ]
Fernandes, Alden C. [1 ]
机构
[1] Manipal Univ, Elect & Commun Engn Dept, Manipal, Karnataka, India
关键词
Low Power; SRAM Cell; SRAM Array; Gate leakage; Sub-Threshold Leakage; Forward Body Biasing;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
There is an ever increasing need for running various multimedia and computer based applications on a variety of popular digital systems. These applications continue to become increasingly power-hungry and require critical performance levels. To achieve the required benchmark performance, devices have to employ high speed processors in addition to low power on-chip memory. As the power consumed during memory access accounts for a considerable portion of the total power consumption in microprocessors, there is a pressing need to reduce the power requirements of on-chip memory while making sure the data stored in the memory cells remains unchanged. This paper reports design of low leakage Static Random Access Memory (SRAM) Bit-Cell and Array. The SRAM cell and array were designed using 180nm technology and analyzed at 25 degrees C with V-DD of 1.8V using Cadence tool. The proposed SRAM cell showed an improvement of around 65% in average SPD over the 6T SRAM cell during the write '1' operation and an improvement of around 66% in average SPD over the 6T SRAM cell during the write '0' operation. Write and Read access times of the proposed 1 kB SRAM Array were recorded to be 27.92% and 25% faster than the 1 kB 6T SRAM Array respectively.
引用
收藏
页码:5 / 8
页数:4
相关论文
共 50 条
  • [1] CMOS latch bit-cell array for low-power SRAM design
    Chung, Yeonbae
    Cheng, Weijie
    [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151
  • [2] A novel SEU hardened SRAM bit-cell design
    Li, Tiehu
    Yang, Yintang
    Zhang, Junan
    Liu, Jia
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (12):
  • [3] OPTIMIZATION OF 8T SRAM BIT-CELL DESIGN
    Wu, Luping
    Wang, Chunhsiung
    Mo, Hongxiang
    [J]. CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [4] A novel highly reliable and low-power radiation hardened SRAM bit-cell design
    Lin, Dianpeng
    Xu, Yiran
    Liu, Xiaonian
    Zhu, Wenyi
    Dai, Lihua
    Zhang, Mengying
    Li, Xiaoyun
    Xie, Xin
    Jiang, Jianwei
    Zhu, Huilong
    Zhang, Zhengxuan
    Zou, Shichang
    [J]. IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [5] Single Ended Computational SRAM Bit-Cell
    Kareer, Shobhit
    MacEachern, Leonard
    Groza, Voicu
    Park, Jeongwon
    [J]. 2019 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS 2019), 2019,
  • [6] Design and Simulation of Low Leakage SRAM CELL
    Sahu, Praveen Kumar
    Sunny
    Kumar, Yogesh
    Mishra, V. N.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 73 - 77
  • [7] SRAM cell current in low leakage design
    Kwai, Ding-Ming
    Hsiao, Ching-Hua
    Kuo, Chung-Ping
    Chuang, Chi-Hsien
    Hsu, Min-Chung
    Chen, Yi-Chun
    Sung, Yu-Ling
    Pan, Hsien-Yu
    Lee, Chia-Hsin
    Chang, Meng-Fan
    Chou, Yung-Fa
    [J]. MTDT'06: 2006 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING, PROCEEDINGS, 2006, : 65 - +
  • [8] Bit-Cell Selection Analysis for embedded SRAM-based PUF
    Alheyasat, A.
    Torrens, G.
    Bota, S.
    Alorda, B.
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [9] Parallelizing SRAM Arrays with Customized Bit-Cell for Binary Neural Networks
    Liu, Rui
    Peng, Xiaochen
    Sun, Xiaoyu
    Khwa, Win-San
    Si, Xin
    Chen, Jia-Jing
    Li, Jia-Fang
    Chang, Meng-Fan
    Yu, Shimeng
    [J]. 2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [10] Studying the Variation Effects of Radiation Hardened Quatro SRAM Bit-Cell
    Le Dinh Trang Dang
    Kang, Myounggon
    Kim, Jinsang
    Chang, Ik-Joon
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (04) : 2399 - 2401