A 6-b 600 MS/s SAR ADC with a new switching procedure of 2-b/stage and selflocking comparators

被引:0
|
作者
向济璇
陈迟晓
叶凡
许俊
李宁
任俊彦
机构
[1] State Key Laboratory of ASIC and System
[2] Fudan
关键词
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
This paper presents a 6-b successive approximation register(SAR) ADC at the sampling rate of600 MHz in a 65 nm CMOS process.To pursue high speed,this design employs the idea of the 2-b/stage.Based on this,the proposed structure with a new switching procedure is presented.Compared with traditional structures,it optimizes problems cause by mismatches of DACs and saves power.In addition,this paper takes advantage of distributed comparator topology to improve the speed,while the proposed structure and self-locking technique lighten the kickback and offset caused by multiple comparators.The measurement results demonstrate that the signal-tonoise plus distortion ratio(SNDR) is 32.13 dB and the spurious-free dynamic range(SFDR) is 44.05 dB at 600MS/s with 5.6 MHz input.By contrast,the SNDR/SFDR respectively drops to 28.46/39.20 dB with Nyquist input.Fabricated in a TSMC 65 nm process,the SAR ADC core occupies an area of 0.045 mm2 and consumes power of5.01 mW on a supply voltage of 1.2 V resulting in a figure of merit of 252 fJ/conversion-step.
引用
收藏
页码:148 / 154
页数:7
相关论文
共 50 条
  • [41] An 8-bit 80MS/s 2b/cycle SAR ADC for Sensor Application
    Zhang, Lei
    Lou, Wenzhong
    Gao, Yige
    2018 12TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION AND ELECTROMAGNETIC THEORY (ISAPE), 2018,
  • [42] A 10b 100kS/s SAR ADC with Charge Recycling Switching Method
    Chiang, Kai-Hsiang
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 329 - 332
  • [43] A 1-V 6-b 50-MSamples/s current-interpolating CMOS ADC
    Song, BS
    Rakers, PL
    Gillig, SF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) : 647 - 651
  • [44] A 10-b 10MS/s SAR ADC with Power and Accuracy Control of the Comparator
    Rikan, Behnam Samadpoor
    Seo, Dong-Hyeon
    Lee, Kang-Yoon
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 225 - 226
  • [45] A 10b 120MS/s SAR ADC with Reference Ripple Cancellation Technique
    Tang, Xiyuan
    Shen, Yi
    Shen, Linxiao
    Zhao, Wenda
    Zhu, Zhangming
    Sathe, Visvesh
    Sun, Nan
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [46] A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration
    Ding, Ming
    Harpe, Pieter
    Liu, Yao-Hong
    Busze, Benjamin
    Philips, Kathleen
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 423 - 432
  • [47] A 900MS/s 6b interleaved CMOS flash ADC
    Yu, BY
    Black, WC
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 149 - 152
  • [48] A 6b 1GS/s 2b/Cycle SAR ADC with Body-Voltage Offset Calibration
    Chen, Hsin-Shu
    Huang, Sheng-Hsiang
    Tai, Hung-Yen
    Lin, Sen-Wei
    Wu, Shi-Wei
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [49] A 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS
    Song, Jeonggoo
    Tang, Xiyuan
    Sun, Nan
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [50] A 6-b 1.6-Gsample/s flash ADC in 0.18-μm CMOS using averaging termination
    Scholtens, PCS
    Vertregt, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1599 - 1609