A 6-b 600 MS/s SAR ADC with a new switching procedure of 2-b/stage and selflocking comparators

被引:0
|
作者
向济璇
陈迟晓
叶凡
许俊
李宁
任俊彦
机构
[1] State Key Laboratory of ASIC and System
[2] Fudan
关键词
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
This paper presents a 6-b successive approximation register(SAR) ADC at the sampling rate of600 MHz in a 65 nm CMOS process.To pursue high speed,this design employs the idea of the 2-b/stage.Based on this,the proposed structure with a new switching procedure is presented.Compared with traditional structures,it optimizes problems cause by mismatches of DACs and saves power.In addition,this paper takes advantage of distributed comparator topology to improve the speed,while the proposed structure and self-locking technique lighten the kickback and offset caused by multiple comparators.The measurement results demonstrate that the signal-tonoise plus distortion ratio(SNDR) is 32.13 dB and the spurious-free dynamic range(SFDR) is 44.05 dB at 600MS/s with 5.6 MHz input.By contrast,the SNDR/SFDR respectively drops to 28.46/39.20 dB with Nyquist input.Fabricated in a TSMC 65 nm process,the SAR ADC core occupies an area of 0.045 mm2 and consumes power of5.01 mW on a supply voltage of 1.2 V resulting in a figure of merit of 252 fJ/conversion-step.
引用
收藏
页码:148 / 154
页数:7
相关论文
共 50 条
  • [31] A 12-b 40-MS/s Calibration-Free SAR ADC
    Hsu, Chung-Wei
    Chang, Soon-Jyh
    Huang, Chun-Po
    Chang, Li-Jen
    Shyu, Ya-Ting
    Hou, Chih-Huei
    Tseng, Hwa-An
    Kung, Chih-Yuan
    Hu, Huan-Jui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (03) : 881 - 890
  • [32] A 10b 42MS/s SAR ADC with Power Efficient Design
    Hu Hongfei
    Liu Yihua
    Li Xiaopeng
    Zhang Youtao
    Guo Yufeng
    Gao Hao
    Zhang Yi
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 1 - 4
  • [33] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95
  • [34] A 0.696-mW 9-bit 80-MS/s 2-b/cycle Nonbinary SAR ADC in 130-nm SOI CMOS
    Zhao, Liang
    Ding, Xiaobing
    Yang, Jiaqi
    Lin, Fujiang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 80 - 81
  • [35] A 12b 11MS/s Successive Approximation ADC with two comparators in 0.13μm CMOS
    Kang, Joshua J.
    Flynn, Michael P.
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 240 - 241
  • [36] A 400-MS/s 10-b 2-b/Step SAR ADC With 52-dB SNDR and 5.61-mW Power Dissipation in 65-nm CMOS
    Liu, Qing
    Shu, Wei
    Chang, Joseph S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3444 - 3454
  • [37] A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
    韩雪
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, 35 (07) : 147 - 152
  • [38] A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
    韩雪
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, (07) : 147 - 152
  • [39] A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
    Han Xue
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [40] A 32 mW 1.25 GS/s 6b 2b/Step SAR ADC in 0.13 μm CMOS
    Cao, Zhiheng
    Yan, Shouli
    Li, Yunchu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 862 - 873