A 6-b 600 MS/s SAR ADC with a new switching procedure of 2-b/stage and selflocking comparators

被引:0
|
作者
向济璇
陈迟晓
叶凡
许俊
李宁
任俊彦
机构
[1] State Key Laboratory of ASIC and System
[2] Fudan
关键词
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
This paper presents a 6-b successive approximation register(SAR) ADC at the sampling rate of600 MHz in a 65 nm CMOS process.To pursue high speed,this design employs the idea of the 2-b/stage.Based on this,the proposed structure with a new switching procedure is presented.Compared with traditional structures,it optimizes problems cause by mismatches of DACs and saves power.In addition,this paper takes advantage of distributed comparator topology to improve the speed,while the proposed structure and self-locking technique lighten the kickback and offset caused by multiple comparators.The measurement results demonstrate that the signal-tonoise plus distortion ratio(SNDR) is 32.13 dB and the spurious-free dynamic range(SFDR) is 44.05 dB at 600MS/s with 5.6 MHz input.By contrast,the SNDR/SFDR respectively drops to 28.46/39.20 dB with Nyquist input.Fabricated in a TSMC 65 nm process,the SAR ADC core occupies an area of 0.045 mm2 and consumes power of5.01 mW on a supply voltage of 1.2 V resulting in a figure of merit of 252 fJ/conversion-step.
引用
收藏
页码:148 / 154
页数:7
相关论文
共 50 条
  • [21] A 12b 50MS/s 3.5mW SAR Assisted 2-Stage Pipeline ADC
    Lee, Chun C.
    Flynn, Michael P.
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 239 - 240
  • [22] A 6 b 5 GS/s 4 Interleaved 3 b/Cycle SAR ADC
    Chan, Chi-Hang
    Zhu, Yan
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (02) : 365 - 377
  • [23] An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC
    Wei, Hegong
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2763 - 2772
  • [24] 11-bit 1-MS/s SAR ADC with a set-and-down switching procedure
    Chang, Yu-Chun
    Yu, Zhao-Jie
    Li, Jing
    Cao, Ling-Jin
    Li, Qiang
    Du, Guo-Tong
    Jilin Daxue Xuebao (Gongxueban)/Journal of Jilin University (Engineering and Technology Edition), 2013, 43 (02): : 480 - 484
  • [25] Alkyl substituted naphtho[1, 2-b: 5, 6-b′]difuran as a new building block towards efficient polymer solar cells
    Liu, Bo
    Chen, Xuewen
    He, Yuehui
    Xiao, Lu
    Li, Yongfang
    Zhou, Kechao
    Fan, Ling
    Zou, Yingping
    RSC ADVANCES, 2013, 3 (16): : 5366 - 5369
  • [26] A 10 b 50 MS/s two-stage pipelined SAR ADC in 1 8 0 nm CMOS
    Shen Yi
    Liu Shubin
    Zhu Zhangming
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (06)
  • [27] A Novel 10bit 90MS/s 2b/cycle SAR ADC
    Wu, Hualing
    Meng, Qiao
    Zhi, Hao
    2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 521 - 524
  • [28] An 8 b 700 MS/s 1 b/Cycle SAR ADC Using a Delay-Shift Technique
    Tsai, Tsung-Han
    Tai, Hung-Yen
    Tsai, Pao-Yang
    Tsai, Cheng-Hsueh
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (05) : 683 - 692
  • [29] Power and Bandwidth Scalable 10-b 30-MS/s SAR ADC
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1103 - 1110
  • [30] A 3.3-GS/s 6-b Fully Dynamic Pipelined ADC With Linearized Dynamic Amplifier
    Zheng, Zihao
    Wei, Lai
    Lagos, Jorge
    Martens, Ewout
    Zhu, Yan
    Chan, Chi-Hang
    Craninckx, Jan
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (06) : 1673 - 1683