DELAY OPTIMIZATION OF DIGITAL CMOS VLSI CIRCUITS BY TRANSISTOR REORDERING

被引:8
|
作者
CARLSON, BS [1 ]
LEE, SJ [1 ]
机构
[1] SUNY STONY BROOK,NSF,CTR DESIGN ANALOG DIGITAL INTEGRATED CIRCUITS,STONY BROOK,NY 11794
关键词
D O I
10.1109/43.466335
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper the effects of transistor reordering on the delay of CMOS digital circuits are investigated, and an efficient method which uses transistor reordering for the delay optimization of CMOS circuits is presented. The proposed technique achieves significant reduction in propagation delays with little effect an layout area and power dissipation, The technique can be coupled with transistor sizing to achieve the desired improvement in circuit delay. Experimental results for benchmark circuits are given in 2.0, 1.2, and 0.8 mu m CMOS technologies. The average improvement in delay for the 20 benchmarks used in this paper is 9.1%.
引用
收藏
页码:1183 / 1192
页数:10
相关论文
共 50 条
  • [31] Analysis and optimization of ground bounce in digital CMOS circuits
    Heydari, P
    Pedram, M
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 121 - 126
  • [32] A formulation for quick evaluation and optimization of digital CMOS circuits
    Shams, M
    Elmasry, MI
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 326 - 329
  • [33] FAULT SIMULATION IN CMOS VLSI CIRCUITS
    ZAGHLOUL, ME
    GOBOVIC, D
    [J]. IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1991, 138 (04): : 203 - 212
  • [34] EFFICIENT TESTS FOR CMOS VLSI CIRCUITS
    RADHAKRISHNAN, D
    LAI, CM
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (01) : 29 - 43
  • [35] Accurate delay models of CMOS CML circuits for design optimization
    Jang, Ikchan
    Kim, Jintae
    Kim, SoYoung
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (01) : 297 - 307
  • [36] Accurate delay models of CMOS CML circuits for design optimization
    Ikchan Jang
    Jintae Kim
    SoYoung Kim
    [J]. Analog Integrated Circuits and Signal Processing, 2015, 82 : 297 - 307
  • [37] Delay Optimization Considering Power Saving in Dynamic CMOS Circuits
    Yelamarthi, Kumar
    Chen, Chien-In Henry
    [J]. 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 364 - 369
  • [38] Delay-aware evolutionary optimization of digital circuits
    Kocnova, Jitka
    Vasicek, Zdenek
    [J]. 2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 188 - 193
  • [39] Transistor Sizing Strategy for Simultaneous Energy - Delay Optimization in CMOS Buffers
    Lin, Longyang
    Kien Trinh Quang
    Alioto, Massimo
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2771 - 2774
  • [40] Principle of CMOS circuit power-delay optimization with transistor sizing
    Yuan, JR
    Svensson, C
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 637 - 640