DESIGN OF C-TESTABLE DCVS BINARY ARRAY DIVIDERS

被引:4
|
作者
TONG, Q
JHA, NK
机构
[1] Department of Electrical Engineering, Princeton University, Princeton, NJ
关键词
D O I
10.1109/4.68128
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Clocked differential cascode voltage switch (DCVS) circuits are dynamic CMOS circuits that have the advantage of being protected against test-set invalidation due to circuit delays and timing skews. In this paper we consider the problem of testing of DCVS binary array dividers. Both the nonrestoring and restoring array dividers are considered. We show that a DCVS nonrestoring array divider can be made C-testable with only either four or five vectors. These vectors detect all the detectable single stuck-at, stuck-open, and stuck-on faults in the circuit. The additional hardware required to achieve C-testability for an n x n nonrestoring array divider only consists of n - 1 two-input XOR gates and one control input. We show that a restoring DCVS binary array divider can be made C-testable with only six vectors, which also detect all the detectable single stuck-at, stuck-open, and stuck-on faults in the circuit. The hardware overhead required for the C-testable design of the n x n restoring array divider consists of n two-input XOR gates and one control input.
引用
收藏
页码:134 / 141
页数:8
相关论文
共 50 条
  • [41] Design of unequal H-plane waveguide power dividers for array applications
    Joubert, J.
    Rengarajan, S.R.
    1997, (40)
  • [42] Testable design of digital summation threshold logic array for synthesis of symmetric functions
    Rahaman, H.
    Das, D.K.
    Bhattacharya, B.B.
    International Journal of Computers and Applications, 2007, 29 (02) : 115 - 122
  • [43] Design of unequal H-plane waveguide power dividers for array applications
    Joubert, J
    Rengarajan, SR
    IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM - 1996 DIGEST, VOLS 1-3, 1996, : 1636 - 1639
  • [44] Design of unequal H-plane waveguide power dividers for array applications
    Joubert, J
    Rengarajan, SR
    MICROWAVE JOURNAL, 1997, 40 (02) : 24 - +
  • [45] Testable design of multiple-stage OTA-C filters
    Hsu, CC
    Feng, WS
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2000, 49 (05) : 929 - 934
  • [46] Design of dedicated seven-port star dividers for sectored circular antenna array feeding
    Fassetta, S
    Chelouah, A
    Sibille, A
    Roblin, C
    ANNALES DES TELECOMMUNICATIONS-ANNALS OF TELECOMMUNICATIONS, 1999, 54 (1-2): : 68 - 75
  • [47] Design of Approximate High-Radix Dividers by Inexact Binary Signed-Digit Addition
    Chen, Linbin
    Lombardi, Fabrizio
    Montuschi, Paolo
    Han, Jie
    Liu, Weiqiang
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 293 - 298
  • [48] Design of dedicated seven-port star dividers for sectored circular antenna array feeding
    Fassetta, Stéphane
    Chelouah, Abdenour
    Sibille, Alain
    Roblin, Christophe
    Annales des Telecommunications/Annals of Telecommunications, 1999, 54 (01): : 68 - 75
  • [49] DESIGN OF BINARY-PHASE AND MULTIPHASE FOURIER GRATINGS FOR ARRAY GENERATION
    MAIT, JN
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA A-OPTICS IMAGE SCIENCE AND VISION, 1990, 7 (08): : 1514 - 1528
  • [50] Torsional micromirror array design for optical binary switching and amplitude modulation applications
    Kolesar, ES
    Allen, PB
    Boydston, NC
    Howard, JT
    Ko, SY
    Wilken, JW
    MATERIALS SCIENCE OF MICROELECTROMECHANICAL SYSTEMS (MEMS) DEVICES II, 2000, 605 : 205 - 210