DESIGN OF C-TESTABLE DCVS BINARY ARRAY DIVIDERS

被引:4
|
作者
TONG, Q
JHA, NK
机构
[1] Department of Electrical Engineering, Princeton University, Princeton, NJ
关键词
D O I
10.1109/4.68128
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Clocked differential cascode voltage switch (DCVS) circuits are dynamic CMOS circuits that have the advantage of being protected against test-set invalidation due to circuit delays and timing skews. In this paper we consider the problem of testing of DCVS binary array dividers. Both the nonrestoring and restoring array dividers are considered. We show that a DCVS nonrestoring array divider can be made C-testable with only either four or five vectors. These vectors detect all the detectable single stuck-at, stuck-open, and stuck-on faults in the circuit. The additional hardware required to achieve C-testability for an n x n nonrestoring array divider only consists of n - 1 two-input XOR gates and one control input. We show that a restoring DCVS binary array divider can be made C-testable with only six vectors, which also detect all the detectable single stuck-at, stuck-open, and stuck-on faults in the circuit. The hardware overhead required for the C-testable design of the n x n restoring array divider consists of n two-input XOR gates and one control input.
引用
收藏
页码:134 / 141
页数:8
相关论文
共 50 条
  • [31] C-testable S-box Implementation for Secure Advanced Encryption Standard
    Rahaman, H.
    Mathew, J.
    Jabir, A.
    Pradhan, D. K.
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 210 - +
  • [32] Easily path delay fault testable non-restoring cellular array dividers
    Sidiropoulos, G.
    Vergos, H.T.
    Nikolos, D.
    Proceedings of the Asian Test Symposium, 1999, : 47 - 52
  • [33] A LOW COMPLEXITY APPROACH FOR FAULT-DETECTION IN C-TESTABLE ORTHOGONAL VLSI ARRAYS
    HUANG, WK
    LOMBARDI, F
    MICROPROCESSING AND MICROPROGRAMMING, 1988, 22 (04): : 277 - 299
  • [34] THE DESIGN OF EASILY TESTABLE VLSI ARRAY MULTIPLIERS
    SHEN, JP
    FERGUSON, FJ
    IEEE TRANSACTIONS ON COMPUTERS, 1984, 33 (06) : 554 - 560
  • [35] Testing transition delay faults in modified Booth multipliers by using C-testable and SIC patterns
    Liang, Hsing-Chung
    Huang, Pao-Hsin
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1170 - 1173
  • [36] C-testable one-dimensional ILAs with respect to path delay faults: Theory and applications
    Haniotakis, T
    Tsiatouhas, Y
    Nikolos, D
    1998 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1998, : 155 - 163
  • [37] Design of Unsigned Approximate Hybrid Dividers Based on Restoring Array and Logarithmic Dividers
    Liu, Weiqiang
    Xu, Tao
    Li, Jing
    Wang, Chenghua
    Montuschi, Paolo
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 339 - 350
  • [38] Combining Restoring Array and Logarithmic Dividers into an Approximate Hybrid Design
    Liu, Weiqiang
    Li, Jing
    Xu, Tao
    Wang, Chenghua
    Montuschi, Paolo
    Lombardi, Fabrizio
    2018 IEEE 25TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2018, : 92 - 98
  • [39] Design and Analysis of ESOP based Online Testable Reversible SRAM Array
    Nagamani, A. N.
    Agrawal, Vinod Kumar
    Bhat, Ramya M.
    Shrilakshmi, N. K.
    Sonnad, Vijaya K.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,
  • [40] Design of one-vector testable binary systems based on ternary logic
    Hu, M
    1996 26TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 1996, : 62 - 66