DESIGN OF C-TESTABLE DCVS BINARY ARRAY DIVIDERS

被引:4
|
作者
TONG, Q
JHA, NK
机构
[1] Department of Electrical Engineering, Princeton University, Princeton, NJ
关键词
D O I
10.1109/4.68128
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Clocked differential cascode voltage switch (DCVS) circuits are dynamic CMOS circuits that have the advantage of being protected against test-set invalidation due to circuit delays and timing skews. In this paper we consider the problem of testing of DCVS binary array dividers. Both the nonrestoring and restoring array dividers are considered. We show that a DCVS nonrestoring array divider can be made C-testable with only either four or five vectors. These vectors detect all the detectable single stuck-at, stuck-open, and stuck-on faults in the circuit. The additional hardware required to achieve C-testability for an n x n nonrestoring array divider only consists of n - 1 two-input XOR gates and one control input. We show that a restoring DCVS binary array divider can be made C-testable with only six vectors, which also detect all the detectable single stuck-at, stuck-open, and stuck-on faults in the circuit. The hardware overhead required for the C-testable design of the n x n restoring array divider consists of n two-input XOR gates and one control input.
引用
收藏
页码:134 / 141
页数:8
相关论文
共 50 条
  • [21] Test energy minimization for C-testable ILAs
    Hwang, SA
    Wu, CW
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 1999, 15 (06) : 899 - 911
  • [22] C-testable vector set design for antifuse-based FPGA cell
    Feng, WY
    Yan, RC
    Huang, WK
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 392 - 395
  • [23] Linear-testable and C-testable Nx × Ny modified Booth multipliers
    NCSR 'Demokritos', Athens, Greece
    IEE Proc Comput Digital Tech, 1 (44-48):
  • [24] Linear-testable and C-testable N(x)xN(y) modified booth multipliers
    Gizopoulos, D
    Paschalis, A
    Nikolos, D
    Halatsis, C
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (01): : 44 - 48
  • [25] BUILT-IN SELF-TEST FOR C-TESTABLE ILAS
    GALA, M
    ROSS, D
    WATSON, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (11) : 1388 - 1398
  • [26] Minimal C-testable tests for block-CLA adders
    Moore, WR
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 85 (05) : 611 - 628
  • [27] A C-Testable Multiple-Block Carry Select Adder
    Kito, Nobutaka
    Fujii, Shinichi
    Takagi, Naofumi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2012, E95D (04): : 1084 - 1092
  • [28] C-testable bit parallel multipliers over GF(2m)
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    Jabir, A. M.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [29] A C-Testable 4-2 Adder Tree for an Easily Testable High-Speed Multiplier
    Kito, Nobutaka
    Hanai, Kensuke
    Takagi, Naofumi
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (10): : 2783 - 2791
  • [30] EASILY TESTABLE NONRESTORING AND RESTORING GATE-LEVEL CELLULAR ARRAY DIVIDERS
    JHA, NK
    AHUJA, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (01) : 114 - 123