BUILT-IN SELF-TEST FOR C-TESTABLE ILAS

被引:1
|
作者
GALA, M
ROSS, D
WATSON, K
机构
[1] Department of Electrical Engineering, Texas A&M University, College Station
关键词
D O I
10.1109/43.469664
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Testing of one-dimensional (1-D) unilateral iterative logic arrays (ILA's) of combinational cells with constant test vectors is studied and the concept of one repetition length (ORL) within the tests used for testing C-testable arrays is described, The impact of ORL on the test set size and the design of the test generator are discussed, ORC can dramatically reduce the on-chip test generator size with a negligible increase in the test set size, ORL coupled with a single distinguishing sequence (DS) for ILA's with cell vertical outputs has proved to be attractive in terms of both reduced test set size and reduced test generator size, ORL testability can be used for C-testable arrays with single faulty cell and multiple faulty cells, The technique for using a single linear finite state machine (LFSM) for generating the necessary deterministic test patterns followed optionally by pseudorandom patterns from the same automaton is discussed, Use of an LFSM as a built-in test generator for only deterministic tests for 1-D ILA's is covered, With ORL, a compact LFSM based built-in self test (BIST) generator can deliver the test vectors to all the cells in the array, The exact probability distribution equation has been developed for additional bits needed to map a nonlinear machine (FSM) definition into a LFSM definition, The distribution clearly shows that the expected number of additional bits is very small, often zero.
引用
收藏
页码:1388 / 1398
页数:11
相关论文
共 50 条
  • [1] Test energy minimization for C-testable ILAs
    Hwang, SA
    Wu, CW
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 1999, 15 (06) : 899 - 911
  • [2] Built-in self-test
    Zorian, Yervant
    Microelectronic Engineering, 1999, 49 (01): : 135 - 138
  • [3] Built-in self-test
    Zorian, Y
    MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138
  • [4] On Built-In Self-Test for Adders
    Pulukuri, Mary D.
    Stroud, Charles E.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 343 - 346
  • [5] BUILT-IN SELF-TEST STRUCTURES
    MCCLUSKEY, EJ
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 29 - 36
  • [6] Economics of built-in self-test
    Ungar, LY
    Ambler, T
    IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (05): : 70 - 79
  • [7] On Built-In Self-Test for Adders
    Mary D. Pulukuri
    Charles E. Stroud
    Journal of Electronic Testing, 2009, 25 : 343 - 346
  • [8] On Built-In Self-Test for Multipliers
    Pulukuri, Mary D.
    Starr, George J.
    Stroud, Charles E.
    IEEE SOUTHEASTCON 2010: ENERGIZING OUR FUTURE, 2010, : 25 - 28
  • [9] BUILT-IN SELF-TEST TECHNIQUES
    MCCLUSKEY, EJ
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 21 - 28
  • [10] BOUNDARY SCAN WITH BUILT-IN SELF-TEST
    GLOSTER, CS
    BRGLEZ, F
    IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (01): : 36 - 44