SSTL Based Power Efficient Implementation of DES Security Algorithm on 28nm FPGA

被引:3
|
作者
Pandey, Bishwajeet [1 ]
Thind, Vandana [1 ]
Sandhu, Simran Kaur [1 ]
Walia, Tamanna [1 ]
Sharma, Sumit [1 ]
机构
[1] Chitkara Univ Punjab, Chandigarh, India
关键词
DES; 28nm FPGA; SSTL; WLAN frequencies; power dissipation; IOs power; Supply power; LUT; Global Clock Buffer;
D O I
10.14257/ijsia.2015.9.7.23
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this particular work, we have done power dissipation analysis of DES algorithm, implemented on 28nm FPGA. We have used Xilinx ISE software development kit for all the observation done in this particular research work. Here, we have taken SSTL (Stub-Series Terminated Logic) as input-output standard. We have considered six subcategories of SSTL (i. e. SSTL135, SSTL135_R, SSTL15, SSTL15_R, SSTL18_I and SSTL18_II) for four different WLAN frequencies (i. e. 2.4GHz, 3.6GHz, 4.9GHz, and 5.9GHz). We have done analysis considering five basic powers i. e. clock power, logic power, signal power, IOs power, leakage power and total power. There is 50-60% reduction in power dissipation, which is possible with proper selection of the most energy efficient IO standards i. e. SSTL135_R among SSTL logic families.
引用
收藏
页码:267 / 273
页数:7
相关论文
共 50 条
  • [41] A 28 GHz Linear and Efficient Power Amplifier Supporting Wideband OFDM for 5G in 28nm CMOS
    Chang, Yen-Wei
    Tsai, Tsung-Ching
    Zhong, Jie-Ying
    Tsai, Jeng-Han
    Huang, Tian-Wei
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 1093 - 1096
  • [42] Addressing The Power Supply Challenges Of 28nm And FinFET Processes
    King, Oliver
    ELECTRONICS WORLD, 2016, 122 (1968): : 37 - 37
  • [43] Implementation of a tunable spiking neuron for STDP with memristors in FDSOI 28nm
    Camunas-Mesa, Luis A.
    Linares-Barranco, Bernabe
    Serrano-Gotarredona, Teresa
    2020 2ND IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS 2020), 2020, : 94 - 98
  • [44] Research on Circuit-Level Design of High Performance and Low Power FPGA Interconnect Circuits in 28nm Process
    Pang, Yunbing
    Xu, Jiqing
    Zhang, Yufan
    Tao, Xinxuan
    Wang, Jian
    Yang, Meng
    Lai, Jinmei
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1303 - 1305
  • [45] A correlation power analysis resistant DES algorithm and its circuit implementation on FPGA
    National ASIC System Engineering Research Center, Southeast University, Nanjing 210096, China
    Dongnan Daxue Xuebao, 2012, 6 (1063-1068):
  • [46] Implementation of Efficient Security Algorithm
    Vinodhini, A.
    Priya, S. Sridevi Sathya
    Kumar, P. Karthigai
    Mangai, N. M. Siva
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 32 - 35
  • [47] A 28GHz Efficient Linear Power Amplifier for 5G Phased Arrays in 28nm Bulk CMOS
    Shakib, Sherif
    Park, Hyun-Chul
    Dunworth, Jeremy
    Aparin, Vladimir
    Entesari, Kamran
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 352 - U492
  • [48] Design and Implementation of 64 bit VLIW Microprocessor on 20nm and 28nm Technologies
    Verma, Aishwarya
    Jain, Karan
    Mehra, Anu
    Gaur, Nidhi
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE (ICIS), 2016, : 213 - 216
  • [49] An efficient implementation of GLCM algorithm in FPGA
    Ben Atitallah, M. A.
    Kachouri, R.
    Kammoun, M.
    Mnif, H.
    2018 INTERNATIONAL CONFERENCE ON INTERNET OF THINGS, EMBEDDED SYSTEMS AND COMMUNICATIONS (IINTEC), 2018, : 147 - 152
  • [50] EFFICIENT IMPLEMENTATION OF AES ALGORITHM ON FPGA
    Deshpande, Hrushikesh S.
    Karande, Kailash J.
    Mulani, Altaaf O.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,