SSTL Based Power Efficient Implementation of DES Security Algorithm on 28nm FPGA

被引:3
|
作者
Pandey, Bishwajeet [1 ]
Thind, Vandana [1 ]
Sandhu, Simran Kaur [1 ]
Walia, Tamanna [1 ]
Sharma, Sumit [1 ]
机构
[1] Chitkara Univ Punjab, Chandigarh, India
关键词
DES; 28nm FPGA; SSTL; WLAN frequencies; power dissipation; IOs power; Supply power; LUT; Global Clock Buffer;
D O I
10.14257/ijsia.2015.9.7.23
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this particular work, we have done power dissipation analysis of DES algorithm, implemented on 28nm FPGA. We have used Xilinx ISE software development kit for all the observation done in this particular research work. Here, we have taken SSTL (Stub-Series Terminated Logic) as input-output standard. We have considered six subcategories of SSTL (i. e. SSTL135, SSTL135_R, SSTL15, SSTL15_R, SSTL18_I and SSTL18_II) for four different WLAN frequencies (i. e. 2.4GHz, 3.6GHz, 4.9GHz, and 5.9GHz). We have done analysis considering five basic powers i. e. clock power, logic power, signal power, IOs power, leakage power and total power. There is 50-60% reduction in power dissipation, which is possible with proper selection of the most energy efficient IO standards i. e. SSTL135_R among SSTL logic families.
引用
收藏
页码:267 / 273
页数:7
相关论文
共 50 条
  • [21] Back-end Defect Localization for 28nm FPGA
    Ng, Jack Yi Jie
    Ning, Liew Chiun
    Ling, Khoo Khai
    2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2014, : 271 - 273
  • [22] Power Efficient, Clock Gated Multiplexer Based Full Adder Cell Using 28nm Technology
    Gupta, Ashutosh
    Murgai, Shruti
    Gulati, Anmol
    Kumar, Pradeep
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS-2015), 2016, 1715
  • [23] HSTL IO standard based energy efficient multiplier design using Nikhilam navatashcaramam dashatah on 28nm FPGA
    Madhok, Shivani
    Pandey, Bishwajeet
    Kaur, Amanpreet
    Minver, Mohamed Hashim
    Akbar Hussain, D.M.
    International Journal of Control and Automation, 2015, 8 (08): : 35 - 44
  • [24] Stub-Series Terminated Logic Based Energy Efficient Devnagri Unicode Reader Design On 40nm And 28nm FPGA
    Sharma, Nisha
    Verma, Bhanisha
    Kaur, Amanpreet
    2015 1ST INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2015, : 462 - 465
  • [25] Thermal Aware Energy Efficient Comparator Design Using LVMOS IO Standards on 28nm FPGA
    Maheshwari, Pervesh Kumar
    Irshad, M. Farhan
    2014 INTERNATIONAL CONFERENCE ON OPEN SOURCE SYSTEMS AND TECHNOLOGIES (ICOSST), 2014, : 132 - 135
  • [26] A Simplified FPGA Implementation Based on an Improved DES Algorithm
    Fu Li
    Pan Ming
    THIRD INTERNATIONAL CONFERENCE ON GENETIC AND EVOLUTIONARY COMPUTING, 2009, : 227 - 230
  • [27] 28nm FPGA新器件满足多种设计需求
    丛秋波
    电子设计技术, 2011, 18 (03) : 16 - 16
  • [28] 最新28nm FPGA再次刷新纪录
    陆楠
    电子设计技术, 2011, 18 (09) : 20 - 20
  • [29] 赛灵思:FPGA 28nm时代正式到来
    马兰娟
    电子与电脑, 2011, (05) : 24 - 24
  • [30] Timing Constraints-Based High-Performance DES Design and Implementation on 28-nm FPGA
    Thind, Vandana
    Pandey, Sujeet
    Hussain, D. M. Akbar
    Das, Bhagwan
    Abdullah, M. F. L.
    Pandey, Bishwajeet
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 123 - 137