SSTL Based Power Efficient Implementation of DES Security Algorithm on 28nm FPGA

被引:3
|
作者
Pandey, Bishwajeet [1 ]
Thind, Vandana [1 ]
Sandhu, Simran Kaur [1 ]
Walia, Tamanna [1 ]
Sharma, Sumit [1 ]
机构
[1] Chitkara Univ Punjab, Chandigarh, India
关键词
DES; 28nm FPGA; SSTL; WLAN frequencies; power dissipation; IOs power; Supply power; LUT; Global Clock Buffer;
D O I
10.14257/ijsia.2015.9.7.23
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this particular work, we have done power dissipation analysis of DES algorithm, implemented on 28nm FPGA. We have used Xilinx ISE software development kit for all the observation done in this particular research work. Here, we have taken SSTL (Stub-Series Terminated Logic) as input-output standard. We have considered six subcategories of SSTL (i. e. SSTL135, SSTL135_R, SSTL15, SSTL15_R, SSTL18_I and SSTL18_II) for four different WLAN frequencies (i. e. 2.4GHz, 3.6GHz, 4.9GHz, and 5.9GHz). We have done analysis considering five basic powers i. e. clock power, logic power, signal power, IOs power, leakage power and total power. There is 50-60% reduction in power dissipation, which is possible with proper selection of the most energy efficient IO standards i. e. SSTL135_R among SSTL logic families.
引用
收藏
页码:267 / 273
页数:7
相关论文
共 50 条
  • [31] Always-on Buffer Clustering Implementation in Low Power Physical Design of 28nm Process
    Yan, Wei
    Chen, Quanbiao
    Zhang, Zhibo
    Wang, Jack
    Jin, Yufeng
    Shi, Guangyi
    2015 IEEE INTERNATIONAL CONFERENCE ON CYBER TECHNOLOGY IN AUTOMATION, CONTROL, AND INTELLIGENT SYSTEMS (CYBER), 2015, : 1775 - 1780
  • [32] ENERGY EFFICIENT GRAPHICS AND MULTIMEDIA IN 28NM CARRIZO APU
    Apu, Carrizo
    Krishnan, Guhan
    Bouvier, Dan
    Zhang, Louis
    Dongara, Praveen
    2015 IEEE HOT CHIPS 27 SYMPOSIUM (HCS), 2016,
  • [33] FPGA-based Efficient Implementation of SURF Algorithm
    Zhang, Ying
    Huang, Yujie
    Han, Jun
    Zeng, Xiaoyang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 315 - 318
  • [34] FPGA Based Efficient Implementation of PID Control Algorithm
    Siddiqui, M. Sultan M.
    Sajid, A. H.
    Chougule, D. G.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION, COMMUNICATION AND ENERGY CONSERVATION INCACEC 2009 VOLUME II, 2009, : 526 - +
  • [35] Advanced Reliability Study of TSV Interposers and Interconnects for the 28nm Technology FPGA
    Banijamali, Bahareh
    Ramalingam, Suresh
    Nagarajan, Kumar
    Chaware, Raghu
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 285 - 290
  • [36] AnARM: A 28nm Energy Efficient ARM Processor Based on Octasic Asynchronous Technology
    Fiorentino, Mickael
    Thibeault, Claude
    Savaria, Yvon
    Gagnon, Francois
    Awad, Tom
    Morrissey, Doug
    Laurence, Michel
    2019 25TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2019), 2019, : 58 - 59
  • [37] Enhanced AES Architecture using Extended Set ALU at 28nm FPGA
    Gaur, Nidhi
    Mehra, Anu
    Kumar, Pradeep
    2018 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2018, : 437 - 440
  • [38] 28nm Atom-Switch FPGA: Static Timing Analysis and Evaluation
    Bai, Xu
    Nebashi, Ryusuke
    Miyamura, Makoto
    Funahashi, Kazunori
    Banno, Naoki
    Okamoto, Koichiro
    Numata, Hideaki
    Iguchi, Noriyuki
    Sugibayashi, Tadahiko
    Sakamoto, Toshitsugu
    Tada, Munehiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2022, E105C (10) : 627 - 630
  • [39] Implementation of DES Encryption Algorithm Based on FPGA and Performance Analysis
    Lian, JiHong
    Chen, Kai
    MECHANICAL AND ELECTRONICS ENGINEERING III, PTS 1-5, 2012, 130-134 : 2953 - +
  • [40] 28nm高端FPGA实现合适的功耗和性能
    Ryan Kenny
    Martin SWon
    Michael Sydow
    中国电子商情(基础电子), 2013, (05) : 66 - 70