NAND-STRUCTURED TRENCH CAPACITOR CELL TECHNOLOGIES FOR 256 MB DRAM AND BEYOND

被引:0
|
作者
HAMAMOTO, T
ISHIBASHI, Y
AOKI, M
SAITOH, Y
YAMADA, T
机构
关键词
MEMORY; DRAM; TRENCH; CAPACITOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NAND-structured trench capacitor cell technologies for 256 Mb DRAM and beyond have been developed. The NAND-structured cell has four memory cells connected in series. The cell size can be reduced to 56% of the conventional cell. A substrate plate trench capacitor cell w;as adapted to this layout. The NAND-structured trench capacitor cell can achieve sufficient storage capacitance within the restricted capacitor area. A sufficient capacitance of 30 fF was achieved when the size and depth of trench were 0.5 mu m and 5.0 mu m, respectively. The most important point for realizing the NAND-structured trench capacitor cell is how to reduce the leakage current from the storage node. There are two main sources; one is the leakage current to the neighboring cells, the other is the leakage current to Pwell. These leakage currents have been investigated. An experimental 256 Mb DRAM with the NAND-structured cell was fabricated using the 0.4 mu m design rule. The chip size is 464 mm(2), which is 68% of a conventional DRAM of the same design rule. This is the result of the reduction of the memory cell area by the NAND-structured cell and the introduction of the open-bit-line arrangement.
引用
收藏
页码:789 / 796
页数:8
相关论文
共 25 条
  • [1] AN EXPERIMENTAL DRAM WITH A NAND-STRUCTURED CELL
    HASEGAWA, T
    TAKASHIMA, D
    OGIWARA, R
    OHTA, M
    SHIRATAKE, S
    HAMAMOTO, T
    YAMADA, T
    AOKI, M
    ISHIBASHI, S
    OOWAKI, Y
    WATANABE, S
    MASUOKA, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) : 1099 - 1104
  • [2] NAND-structured DRAM cell with lithography-oriented design
    Aoki, M
    Ozaki, T
    Yamada, T
    Hamamoto, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (06) : 792 - 797
  • [3] 256-MB DRAM CIRCUIT TECHNOLOGIES FOR FILE APPLICATIONS
    KITSUKAWA, G
    HORIGUCHI, M
    KAWAJIRI, Y
    KAWAHARA, T
    AKIBA, T
    KAWASE, Y
    TACHIBANA, T
    SAKAI, T
    AOKI, M
    SHUKURI, S
    SAGARA, K
    NAGAI, R
    OHJI, Y
    HASEGAWA, N
    YOKOYAMA, N
    KISU, T
    YAMASHITA, H
    KURE, T
    NISHIDA, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (11) : 1105 - 1113
  • [4] AN EXPERIMENTAL 4-MBIT CMOS EEPROM WITH A NAND-STRUCTURED CELL
    MOMODOMI, M
    ITOH, Y
    SHIROTA, R
    IWATA, Y
    NAKAYAMA, R
    KIRISAWA, R
    TANAKA, T
    ARITOME, S
    ENDOH, T
    OHUCHI, K
    MASUOKA, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1238 - 1243
  • [5] Dielectric engineering on cell capacitor for advanced trench DRAM
    Kao, Chien-Kang
    Chang, Chih-Ming
    Kuo, Chia-Ming
    Wang, Chun-Yao
    Ku, Alex
    2006 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2006, : 184 - +
  • [6] Trench DRAM technologies for the 50nm node and beyond
    Mueller, W.
    Aichmayr, G.
    Goldbach, M.
    Hecht, T.
    Kudelka, S.
    Lau, F.
    Nuetzel, J.
    Orth, A.
    Schloesser, T.
    Scholz, A.
    Sieck, A.
    Spitzer, A.
    Strasser, M.
    Wand, P. -F.
    Wege, S.
    Weis, R.
    2006 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 92 - +
  • [7] SCALABILITY OF A TRENCH CAPACITOR CELL FOR 64MBIT DRAM
    SHEN, BW
    CHUNG, G
    CHEN, IC
    COLEMAN, DJ
    YING, PS
    MCKEE, R
    YASHIRO, M
    TENG, CW
    1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 27 - 30
  • [8] NOVEL STACKED CAPACITOR CELL FOR 64MB DRAM
    WAKAMIYA, W
    TANAKA, Y
    KIMURA, H
    MIYATAKE, H
    SATOH, S
    1989 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1989, : 69 - 70
  • [9] A 1MB DRAM WITH A FOLDED CAPACITOR CELL STRUCTURE
    HORIGUCHI, F
    ITOH, Y
    IIZUKA, H
    OGURA, M
    MASUOKA, F
    ISSCC DIGEST OF TECHNICAL PAPERS, 1985, 28 : 244 - 245
  • [10] Novel techniques for scaling deep trench DRAM capacitor technology to 0.11 μm and beyond
    Parkinson, PS
    Settlemyer, K
    McStay, I
    Park, DG
    Ramachandran, R
    Chudzik, M
    Cheng, K
    Sung, CY
    Chen, F
    Strong, A
    Papworth, P
    Jammy, R
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 21 - 24